AD9516-1BCPZ Analog Devices Inc, AD9516-1BCPZ Datasheet - Page 7

IC,Fourteen Distributed-Output Clock Driver,LLCC,64PIN,PLASTIC

AD9516-1BCPZ

Manufacturer Part Number
AD9516-1BCPZ
Description
IC,Fourteen Distributed-Output Clock Driver,LLCC,64PIN,PLASTIC
Manufacturer
Analog Devices Inc
Type
Clock Generator, Fanout Distributionr
Datasheet

Specifications of AD9516-1BCPZ

Pll
Yes
Input
Clock
Output
CMOS, LVDS, LVPECL
Number Of Circuits
1
Ratio - Input:output
1:14
Differential - Input:output
Yes/Yes
Frequency - Max
2.65GHz
Divider/multiplier
Yes/No
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LFCSP
Frequency-max
2.65GHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD9516-1/PCBZ - BOARD EVALUATION FOR AD9516-1
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9516-1BCPZ
Manufacturer:
ADI
Quantity:
591
Part Number:
AD9516-1BCPZ
Manufacturer:
XILINX
0
Part Number:
AD9516-1BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
TIMING CHARACTERISTICS
Table 5.
Parameter
LVPECL
PROPAGATION DELAY, t
OUTPUT SKEW, LVPECL OUTPUTS
LVDS
PROPAGATION DELAY, t
OUTPUT SKEW, LVDS OUTPUTS
CMOS
PROPAGATION DELAY, t
OUTPUT SKEW, CMOS OUTPUTS
DELAY ADJUST
1
2
3
4
5
This is the difference between any two similar delay paths while operating at the same voltage and temperature.
Corresponding CMOS drivers set to A for noninverting and B for inverting.
The maximum delay that can be used is a little less than one-half the period of the clock. A longer delay disables the output.
Incremental delay; does not include propagation delay.
All delays between zero scale and full scale can be estimated by linear interpolation.
Output Rise Time, t
Output Fall Time, t
High Frequency Clock Distribution Configuration
Clock Distribution Configuration
Variation with Temperature
LVPECL Outputs That Share the Same Divider
LVPECL Outputs on Different Dividers
All LVPECL Outputs Across Multiple Parts
OUT6, OUT7, OUT8, OUT9
LVDS Outputs That Share the Same Divider
LVDS Outputs on Different Dividers
CMOS Outputs That Share the Same Divider
All CMOS Outputs on Different Dividers
Shortest Delay Range
Longest Delay Range
Delay Variation with Temperature
All LVDS Outputs Across Multiple Parts
All CMOS Outputs Across Multiple Parts
Output Rise Time, t
Output Fall Time, t
Output Rise Time, t
Output Fall Time, t
For All Divide Values
Variation with Temperature
For All Divide Values
Variation with Temperature
Zero Scale
Full Scale
Zero Scale
Full Scale
Short Delay Range
Long Delay Range
Quarter Scale
Zero Scale
Full Scale
Zero Scale
Full Scale
3
FP
RP
FL
FC
RL
RC
5
5
4
PECL
LVDS
CMOS
4
, CLK-TO-LVPECL OUTPUT
, CLK-TO-LVDS OUTPUT
, CLK-TO-CMOS OUTPUT
1
1
1
Min
835
773
1.4
1.6
50
540
200
1.72
5.7
Rev. A | Page 7 of 80
Typ
70
70
995
933
0.8
5
13
170
160
1.8
1.25
6
25
495
475
2.1
2.6
4
28
315
880
570
2.31
8.0
0.23
−0.02
0.3
0.24
Max
180
180
1180
1090
15
40
220
350
350
2.1
62
150
430
1000
985
2.6
66
180
675
680
1180
950
2.89
10.1
Unit
ps
ps
ps
ps
ps/°C
ps
ps
ps
ps
ps
ns
ps/°C
ps
ps
ps
ps
ps
ns
ps/°C
ps
ps
ps
ps
ps
ps
ns
ns
ps/°C
ps/°C
ps/°C
ps/°C
Test Conditions/Comments
Termination = 50 Ω to V
20% to 80%, measured differentially
80% to 20%, measured differentially
See Figure 45
Termination = 100 Ω differential; 3.5 mA
20% to 80%, measured differentially
20% to 80%, measured differentially
Delay off on all outputs
Delay off on all outputs
Termination = open
20% to 80%; C
80% to 20%; C
Fine delay off
Fine delay off
LVDS and CMOS
Register 0xA1 (0xA4, 0xA7, 0xAA), Bits[5:0] = 101111b
Register 0xA2 (0xA5, 0xA8, 0xAB), Bits[5:0] = 000000b
Register 0xA2 (0xA5, 0xA8, 0xAB), Bits[5:0] = 101111b
Register 0xA1 (0xA4, 0xA7, 0xAA), Bits[5:0] = 000000b
Register 0xA2 (0xA5, 0xA8, 0xAB), Bits[5:0] = 000000b
Register 0xA2 (0xA5, 0xA8, 0xAB), Bits[5:0] = 001100b
Register 0xA2 (0xA5, 0xA8, 0xAB), Bits[5:0] = 101111b
See Figure 43
LOAD
LOAD
= 10 pF
= 10 pF
S
− 2 V; level = 810 mV
2
2
AD9516-1

Related parts for AD9516-1BCPZ