AD1866RZ-REEL Analog Devices Inc, AD1866RZ-REEL Datasheet - Page 8

no-image

AD1866RZ-REEL

Manufacturer Part Number
AD1866RZ-REEL
Description
IC, +5V 16-BIT DAC IC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD1866RZ-REEL

Number Of Bits
16
Data Interface
Serial
Number Of Converters
2
Voltage Supply Source
Analog and Digital
Power Dissipation (max)
70mW
Operating Temperature
-35°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (0.300", 7.5mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Settling Time
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD1866RZ-REEL
Manufacturer:
MAXIM
Quantity:
300
Part Number:
AD1866RZ-REEL7
Manufacturer:
AD
Quantity:
2 000
AD1866–Digital Circuit Considerations
INPUT DATA
The digital input port of the AD1866 employs five signals: Data
Left (DL), Data Right (DR), Latch Left (LL), Latch Right
(LR), and Clock (CLK). DL and DR are the serial inputs for
the left and right DACs, respectively. Input data bits are clocked
into the input register on the rising edge of CLK. The falling
edges of LL and LR cause the last 16 bits which were clocked
into the serial registers to be shifted into the DACs, thereby up-
dating the respective DAC outputs. For systems using only a
single latch signal, LL and LR may be connected together. For
systems using only one DATA signal, DR and DL may be con-
nected together. Data is transmitted to the AD1866 in a bit
stream composed of 16-bit words with a serial, twos comple-
ment, MSB first format. Left and right channels share the Clock
(CLK) signal.
Figure 9 illustrates the general signal requirements for data
transfer for the AD1866.
TIMING
Figure 10 illustrates the specific timing requirements that must
be met in order for the data transfer to be accomplished prop-
erly. The input pins of the AD1866 are both TTL and +5 V
CMOS compatible.
CLK
DL
DR
LL
LR
M
S
B
M
S
B
Figure 9. AD1866 Control Signals
–8–
The maximum clock rate of the AD1866 is specified to be at
least 13.5 MHz. This clock rate allows data transfer rates of 2 ,
4 , 8 , and 16 F
tions section of this data sheet contains additional guidelines for
using the AD1866.
DR/DL
LR/LL
CLK
Figure 10. AD1866 Input Signal Timing
>10ns
S
>30ns
(where F
>30ns
>67ns
S
>30ns
>40ns
>40ns
equals 44.1 kHz). The applica-
>10ns
>15ns
>40ns
L
S
B
L
S
B
REV. 0

Related parts for AD1866RZ-REEL