5M2210ZF256A5N Altera, 5M2210ZF256A5N Datasheet - Page 19

no-image

5M2210ZF256A5N

Manufacturer Part Number
5M2210ZF256A5N
Description
ALTERA
Manufacturer
Altera
Series
MAX® Vr
Datasheets

Specifications of 5M2210ZF256A5N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.0ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
2210
Number Of Macrocells
1700
Number Of Gates
-
Number Of I /o
203
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
256-LBGA
Lead Free Status / Rohs Status
Vendor undefined / RoHS Compliant
Chapter 2: MAX V Architecture
Logic Array Blocks
Figure 2–5. LAB-Wide Control Signals
December 2010 Altera Corporation
Dedicated
LAB Column
Clocks
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
With the LAB-wide addnsub control signal, a single LE can implement a one-bit adder
and subtractor. This signal saves LE resources and improves performance for logic
functions such as correlators and signed multipliers that alternate between addition
and subtraction depending on data.
The LAB column clocks [3..0], driven by the global clock network, and LAB local
interconnect generate the LAB-wide control signals. The MultiTrack interconnect
structure drives the LAB local interconnect for non-global control signal generation.
The MultiTrack interconnect’s inherent low skew allows clock and control signal
distribution in addition to data signals.
generation circuit.
4
labclk1
labclkena1
labclk2
labclkena2
Figure 2–5
asyncload
or labpre
syncload
shows the LAB control signal
labclr1
labclr2
MAX V Device Handbook
synclr
addnsub
2–7

Related parts for 5M2210ZF256A5N