S29AL016J70TFI010 Spansion Inc., S29AL016J70TFI010 Datasheet - Page 18

no-image

S29AL016J70TFI010

Manufacturer Part Number
S29AL016J70TFI010
Description
IC, FLASH, 16MBIT, 70NS, TSOP-48
Manufacturer
Spansion Inc.
Datasheet

Specifications of S29AL016J70TFI010

Memory Type
Flash
Memory Size
16Mbit
Memory Configuration
2M X 8 / 1M X 16
Ic Interface Type
CFI, Parallel
Access Time
70ns
Supply Voltage Range
2.7 To 3.6 V
Memory Case Style
TSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S29AL016J70TFI010
Manufacturer:
SPANSION
Quantity:
32
Part Number:
S29AL016J70TFI010
Manufacturer:
SPANSION
Quantity:
1 000
Part Number:
S29AL016J70TFI010
Manufacturer:
SPANSION
Quantity:
129
Part Number:
S29AL016J70TFI010
Manufacturer:
SPANSION
Quantity:
20 000
Part Number:
S29AL016J70TFI010
0
Company:
Part Number:
S29AL016J70TFI010
Quantity:
9 500
Part Number:
S29AL016J70TFI010A
Quantity:
1 831
Part Number:
S29AL016J70TFI010H
Manufacturer:
SPANSION
Quantity:
1 000
7.6
7.7
7.8
18
Automatic Sleep Mode
RESET#: Hardware Reset Pin
Output Disable Mode
The automatic sleep mode minimizes Flash device energy consumption. The device automatically enables
this mode when addresses remain stable for t
CE#, WE#, and OE# control signals. Standard address access timings provide new data when addresses are
changed. While in sleep mode, output data is latched and always available to the system. I
Characteristics on page 42
The RESET# pin provides a hardware method of resetting the device to reading array data. When the system
drives the RESET# pin to V
progress, tristates all data output pins, and ignores all read/write attempts for the duration of the RESET#
pulse. The device also resets the internal state machine to reading array data. The operation that was
interrupted should be reinitiated once the device is ready to accept another command sequence, to ensure
data integrity.
Current is reduced for the duration of the RESET# pulse. When RESET# is held at V
draws CMOS standby current (I
current will be greater.
The RESET# pin may be tied to the system reset circuitry. A system reset would thus also reset the Flash
memory, enabling the system to read the boot-up firmware from the Flash memory.
If RESET# is asserted during a program or erase operation, the RY/BY# pin remains a 0 (busy) until the
internal reset operation is complete, which requires a time of t
system can thus monitor RY/BY# to determine whether the reset operation is complete. If RESET# is
asserted when a program or erase operation is not executing (RY/BY# pin is 1), the reset operation is
completed within a time of t
RESET# pin returns to V
Refer to the tables in
for the timing diagram.
When the OE# input is at V
impedance state.
AC Characteristics on page 44
IH
.
IL
READY
IH
represents the automatic sleep mode current specification.
, output from the device is disabled. The output pins are placed in the high
for at least a period of t
CC4
(not during Embedded Algorithms). The system can read data t
). If RESET# is held at V
S29AL016J
D a t a
ACC
+ 30 ns. The automatic sleep mode is independent of the
RP
for RESET# parameters and to
, the device immediately terminates any operation in
S h e e t
IL
READY
but not within V
(during Embedded Algorithms). The
S29AL016J_00_10 February 18, 2010
SS
±0.3/0.1V, the standby
Figure 17.2 on page 45
SS
±0.3V, the device
CC4
in the
RH
after the
DC

Related parts for S29AL016J70TFI010