S25FL128P0XNFI001 Spansion Inc., S25FL128P0XNFI001 Datasheet - Page 29

no-image

S25FL128P0XNFI001

Manufacturer Part Number
S25FL128P0XNFI001
Description
IC, FLASH, 128MBIT, 104MHZ, WSON-8
Manufacturer
Spansion Inc.
Datasheet

Specifications of S25FL128P0XNFI001

Memory Type
Flash
Memory Size
128Mbit
Ic Interface Type
Serial, SPI
Clock Frequency
104MHz
Supply Voltage Range
2.7 To 3.6 V
Memory Case Style
WSON
No. Of Pins
8
Cell Type
NOR
Density
128Mb
Access Time (max)
20ns
Interface Type
Parallel/Serial-SPI
Boot Type
Not Required
Address Bus
1b
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
-40C to 85C
Package Type
WSON
Program/erase Volt (typ)
2.7 to 3.6V
Sync/async
Async/Sync
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
1b
Number Of Words
128M
Supply Current
22mA
Mounting
Surface Mount
Pin Count
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S25FL128P0XNFI001
Manufacturer:
SPANSION
Quantity:
300
Part Number:
S25FL128P0XNFI001
Manufacturer:
VISION
Quantity:
2 300
11.8
September 8, 2009 S25FL128P_00_08
Write Status Register (WRSR: 01h)
The Write Status Register (WRSR) command changes the bits in the Status Register. A Write Enable
(WREN) command, which itself sets the Write Enable Latch (WEL) in the Status Register, is required prior to
writing the WRSR command.
shows the status register bits and their functions.
The host system must drive CS# low, write the WRSR command, and the appropriate data byte on SI
(Figure
The WRSR command cannot change the state of the Write Enable Latch (bit 1). The WREN command must
be used for that purpose. Bit 0 is a status bit controlled internally by the Flash device. Bits 6 and 5 are always
read as 0 and have no user significance.
The WRSR command also controls the value of the Status Register Write Disable (SRWD) bit. The SRWD bit
and WP#/ACC together place the device in the Hardware Protected Mode (HPM). The device ignores all
WRSR commands once it enters the Hardware Protected Mode (HPM).
must be driven low and the SRWD bit must be 1 for this to occur.
Notes
1. Instruction byte = 01h
2. In parallel mode, the maximum access clock frequency (Fsck) is 10 MHz (SCK pin clock frequency).
3. Writing to the Status Register in parallel mode requires a Parallel Mode Entry command (55h) to be issued before the WRSR command.
Once in the parallel mode, the flash memory will not exit the parallel mode until a Parallel Mode Exit (45h) command is given to the flash
device, or upon power-down or power-up sequence.
11.12).
Figure 11.13 Parallel Write Status Register (WRSR) Command Sequence
Figure 11.12 Write Status Register (WRSR) Command Sequence
PO[7-0]
D a t a
SCK
CS#
CS#
SCK
SI
SO
SI
Table 11.3, S25FL128P Status Register (Uniform 256 KB sector) on page 26
Mode 3
Mode 0
Hi-Z
Mode 3
Mode 0
Hi-Z
S h e e t
0
S25FL128P
0
1
1
2
Command
2
Command
3
3
4
4
5
5
6
6
7
MSB
7
Byte 1
7
8 9 10 11 12 13 14 15
8 9 10 11 12 13 14 15
6
Status Register In
5
Status Register In
4
3
2
Table 11.5
1
0
shows that WP#/ACC
29

Related parts for S25FL128P0XNFI001