EPF10K30ETC144-1N Altera, EPF10K30ETC144-1N Datasheet - Page 60

IC PLD 1728 MACROCELL 100MHZ TQFP144

EPF10K30ETC144-1N

Manufacturer Part Number
EPF10K30ETC144-1N
Description
IC PLD 1728 MACROCELL 100MHZ TQFP144
Manufacturer
Altera
Series
FLEX 10KEr
Datasheet

Specifications of EPF10K30ETC144-1N

No. Of Macrocells
1728
No. Of I/o's
102
Global Clock Setup Time
0.4ns
Frequency
100MHz
Supply Voltage Range
2.375V To 2.625V
Operating Temperature Range
0°C To +70°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K30ETC144-1N
Manufacturer:
ALTERA
0
FLEX 10KE Embedded Programmable Logic Devices Data Sheet
60
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
DIN2IOE
DIN2LE
DCLK2IOE
DCLK2LE
DIN2DATA
SAMELAB
SAMEROW
SAMECOLUMN
DIFFROW
TWOROWS
LEPERIPH
LABCARRY
LABCASC
DRR
INSU
INH
OUTCO
PCISU
PCIH
PCICO
Table 28. Interconnect Timing Microparameters
Table 29. External Timing Parameters
Symbol
Symbol
Delay from dedicated input pin to IOE control input
Delay from dedicated input pin to LE or EAB control input
Delay from dedicated clock pin to IOE clock
Delay from dedicated clock pin to LE or EAB clock
Delay from dedicated input or clock to LE or EAB data
Routing delay for an LE driving another LE in the same LAB
Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the
same row
Routing delay for an LE driving an IOE in the same column
Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different
row
Routing delay for a row IOE or EAB driving an LE or EAB in a different row
Routing delay for an LE driving a control signal of an IOE via the peripheral
control bus
Routing delay for the carry-out signal of an LE driving the carry-in signal of a
different LE in a different LAB
Routing delay for the cascade-out signal of an LE driving the cascade-in
signal of a different LE in a different LAB
Register-to-register delay via four LEs, three row interconnects, and four local
interconnects
Setup time with global clock at IOE register
Hold time with global clock at IOE register
Clock-to-output delay with global clock at IOE register
Setup time with global clock for registers used in PCI designs
Hold time with global clock for registers used in PCI designs
Clock-to-output delay with global clock for registers used in PCI designs
Parameter
Parameter
Note (1)
Altera Corporation
(7)
(7)
(7)
(7)
(7)
(7)
(7)
(7)
(7)
(7)
(8)
(9)
(9)
(9)
(9)
(9),(10)
(9)
,
,
Conditions
Conditions
(10)
(10)

Related parts for EPF10K30ETC144-1N