DC1298A-AA Linear Technology, DC1298A-AA Datasheet - Page 12

no-image

DC1298A-AA

Manufacturer Part Number
DC1298A-AA
Description
BOARD EVAL LTM9002-AA
Manufacturer
Linear Technology
Type
Baseband Receiverr
Datasheets

Specifications of DC1298A-AA

Design Resources
Demo Circuit 1298A Schematic
Frequency
0Hz ~ 300MHz
Features
LTM9002 14bit Dual Receiver Subsystem, DC-170MHz LPF
Tool / Board Applications
Wireless Connectivity-ZigBee, RF, Infrared, USB
Mcu Supported Families
LTM9002
Development Tool Type
Hardware - Eval/Demo Board
For Use With/related Products
LTM9002
Lead Free Status / RoHS Status
Not applicable / Not applicable
LTM9002
Control Pins
ADCSHDNA (Pin G7): Channel A Shutdown Mode Selec-
tion Pin. Connecting ADCSHDNA to GND and OEA to GND
results in normal operation with the outputs enabled.
Connecting ADCSHDNA to GND and OEA to V
in normal operation with the outputs at high impedance.
Connecting ADCSHDNA to V
nap mode with the outputs at high impedance. Connecting
ADCSHDNA to V
with the outputs at high impedance.
ADCSHDNB (Pin C7): Channel B Shutdown Mode Selec-
tion Pin. Connecting ADCSHDNB to GND and OEB to GND
results in normal operation with the outputs enabled.
Connecting ADCSHDNB to GND and OEB to V
in normal operation with the outputs at high impedance.
Connecting ADCSHDNB to V
nap mode with the outputs at high impedance. Connecting
ADCSHDNB to V
with the outputs at high impedance.
AMPSHDNA (Pin E1): Power Shutdown Pin for Channel A
Amplifi er. This pin is a logic input referenced to analog
ground. AMPSHDN = low results in normal operation.
AMPSHDN = high results in powered down amplifi er with
a <1mA amplifi er supply current.
AMPSHDNB (Pin E2): Power Shutdown Pin for Channel B
Amplifi er. This pin is a logic input referenced to analog
ground. AMPSHDN = low results in normal operation.
AMPSHDN = high results in powered down amplifi er with
a <1mA amplifi er supply current.
MODE (Pin G8): Output Format and Clock Duty Cycle
Stabilizer Selection Pin. Note that MODE controls both
channels. Connecting MODE to GND selects straight binary
output format and turns the clock duty cycle stabilizer off.
1/3 V
the clock duty cycle stabilizer on. 2/3 V
complement output format and turns the clock duty cycle
stabilizer on. V
and turns the clock duty cycle stabilizer off.
PIN FUNCTIONS
12
DD
selects straight binary output format and turns
DD
DD
DD
selects 2’s complement output format
and OEA to V
and OEB to V
DD
DD
and OEA to GND results in
and OEB to GND results in
DD
DD
results in sleep mode
results in sleep mode
DD
selects 2’s
DD
DD
results
results
MUX (Pin C8): Digital Output Multiplexer Control. If MUX
= high, channel A comes out on DAx; channel B comes
out on DBx. If MUX = low, the output busses are swapped
and channel A comes out on DBx; channel B comes out
on DAx. To multiplex both channels onto a single output
bus, connect MUX, CLKA and CLKB together.
OEA (Pin F8): Channel A Output Enable Pin. Refer to
ADCSHDNA pin function.
OEB (Pin D8): Channel B Output Enable Pin. Refer to
ADCSHDNB pin function.
SENSEA (Pin J4): Channel A Reference Programming Pin.
Connecting SENSEA to V
and the higher input range. Connecting to 1.5V selects the
lower range. An external reference greater than 0.5V and
less than 1V applied to SENSEA selects an input range of
±V
SENSEB (Pin J3): Channel B Reference Programming Pin.
Connecting SENSEB to V
and the higher input range. Connecting to 1.5V selects the
lower range. An external reference greater than 0.5V and
less than 1V applied to SENSEB selects an input range of
±V
Digital Inputs (Not Connected on LTM9002-LA)
CS/LD (Pin F3): Serial Interface Chip Select/Load Input
for Auxiliary DAC. When CS/LD is low, SCK is enabled
for shifting data on SDI into the register. When CS/LD is
taken high, SCK is disabled and the specifi ed command
(see Table 3) is executed.
SCK (Pin F4): Serial Interface Clock Input for Auxiliary
DAC. CMOS and TTL compatible.
SDI (Pin D4): Serial Interface Data Input for Auxiliary
DAC. Data is applied to SDI for transfer to the device at
the rising edge of SCK. The auxiliary DAC accepts input
word lengths of either 24 or 32 bits.
SENSEA
SENSEB
/GAIN. See SENSE Pin Operation section.
/GAIN. See SENSE Pin Operation section.
DD
DD
selects the internal reference
selects the internal reference
9002f

Related parts for DC1298A-AA