DS99R124Q-EVK/NOPB National Semiconductor, DS99R124Q-EVK/NOPB Datasheet

no-image

DS99R124Q-EVK/NOPB

Manufacturer Part Number
DS99R124Q-EVK/NOPB
Description
EVAL BOARD FOR DS99R124Q
Manufacturer
National Semiconductor
Datasheet

Specifications of DS99R124Q-EVK/NOPB

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
© 2010 National Semiconductor Corporation
5 - 43 MHz 18-bit Color FPD-Link II to FPD-Link Converter
General Description
The DS99R124Q converts FPD-Link II to FPD-Link. It trans-
lates a high-speed serialized interface with an embedded
clock over a single pair (FPD-Link II) to three LVDS data/con-
trol streams and one LVDS clock pair (FPD-Link). This serial
bus scheme greatly eases system design by eliminating skew
problems between clock and data, reduces the number of
connector pins, reduces the interconnect size, weight, and
cost, and overall eases PCB layout. In addition, internal DC
balanced decoding is used to support AC-coupled intercon-
nects.
The DS99R124Q converter recovers the data (RGB) and
control signals and extracts the clock from a serial stream
(FPD-Link II). It is able to lock to the incoming data stream
without the use of a training sequence or special SYNC pat-
terns and does not require a reference clock. A link status
(LOCK) output signal is provided.
Adjustable input equalization of the serial input stream pro-
vides compensation for transmission medium losses of the
cable and reduces the medium-induced deterministic jitter.
EMI is minimized by the use of low voltage differential signal-
ing, output state select feature, and additional output spread
spectrum generation.
With fewer wires to the physical interface of the display, FPD-
Link output with LVDS technology is ideal for high speed, low
power and low EMI data transfer.
The DS99R124Q is offered in a 48-pin LLP package and is
specified over the automotive AEC-Q100 Grade 2 tempera-
ture range of -40˚C to +105˚C.
Applications Diagram
TRI-STATE
®
is a registered trademark of National Semiconductor Corporation.
301052
DS99R124Q
Features
Applications
5 – 43 MHz support (140 Mbps to 1.2 Gbps Serial Link)
4-channel (3 data + 1 clock) FPD-Link LVDS outputs
3 low-speed over-sampled LVCMOS outputs
AC Coupled STP Interconnect up to 10 meters in length
Integrated input termination
@ Speed link BIST mode and reporting pin
Optional I2C compatible Serial Control Bus
RGB666 + VS, HS, DE converted from 1 pair
Power down mode minimizes power dissipation
FAST random data lock; no reference clock required
Adjustable input receive equalization
LOCK (real time link status) reporting pin
Low EMI FPD-Link output
SSCG option for lower EMI
1.8V or 3.3V compatible I/O interface
Automotive grade product: AEC-Q100 Grade 2 qualified
>8 kV HBM and ISO 10605 ESD Rating
Automotive Display for Navigation
Automotive Display for Entertainment
October 20, 2010
www.national.com
30105227

Related parts for DS99R124Q-EVK/NOPB

DS99R124Q-EVK/NOPB Summary of contents

Page 1

... With fewer wires to the physical interface of the display, FPD- Link output with LVDS technology is ideal for high speed, low power and low EMI data transfer. The DS99R124Q is offered in a 48-pin LLP package and is specified over the automotive AEC-Q100 Grade 2 tempera- ture range of -40˚C to +105˚C. ...

Page 2

... TxCLKOUT LVDS TxCLKOUT LVDS www.national.com FPD-Link II to FPD-Link Convertor - DS99R124Q Description True input The input must be AC coupled with a 100 nF capacitor. Internal termination. Inverting input The input must be AC coupled with a 100 nF capacitor. Internal termination. Common-Mode Filter VCM center-tap is a virtual ground which maybe ac-coupled to ground to increase receiver common mode noise immunity. Recommended value is 4.7 μ ...

Page 3

Pin Name Pin # I/O, Type LVCMOS Outputs OS[2:0] 10, 11 LVMOS LOCK 27 O, LVMOS Control and Configuration PDB 1 I, LVCMOS w/ pull-down VODSEL 33 I, LVCMOS w/ pull-down OEN 34 I, LVCMOS w/ pull-down OSS_SEL ...

Page 4

... LLP, 7.0 X 7.0 X 0.8 mm, 0.5 mm pitch DS99R124QSQ 48–pin LLP, 7.0 X 7.0 X 0.8 mm, 0.5 mm pitch DS99R124QSQX 48–pin LLP, 7.0 X 7.0 X 0.8 mm, 0.5 mm pitch Note: Automotive Grade (Q) product incorporates enhanced manufacturing and support processes for the automotive market, including defect detection methodologies. Reliability qualification is compliant with the requirements and temperature grades defined in the AEC Q100 standard ...

Page 5

... Absolute Maximum Ratings If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage – V (1.8V) DDn Supply Voltage – V (3.3V) DDTX Supply Voltage – V DDIO LVCMOS I/O Voltage −0.3V to +(VDDIO + 0.3V) Receiver Input Voltage LVDS Output Voltage − ...

Page 6

Symbol Parameter V High Level Output Voltage OH V Low Level Output Voltage OL I Output Short Circuit Current OS I TRI-STATE ® Output Current OZ 1.8 V I/O LVCMOS DC SPECIFICATIONS – High Level Input Voltage IH ...

Page 7

Switching Characteristics Over recommended operating supply and temperature ranges unless otherwise specified. Symbol Parameter FPD-Link II t Lock Time DDLT (Note 5) t Input Jitter Tolerance DJIT FPD-Link Output t Low to High Transition Time TLHT t High to Low ...

Page 8

Recommended Timing for the Serial Control Bus Over recommended operating supply and temperature ranges unless otherwise specified. Symbol Parameter f SCL Clock Frequency SCL t SCL Low Period LOW t SCL High Period HIGH t Hold time for a start ...

Page 9

Note 1: “Absolute Maximum Ratings” indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond ...

Page 10

FIGURE 3. FPD-Link & LVCMOS Powerdown Delay FIGURE 4. FPD-Link Outputs Enable Delay FIGURE 5. Deserializer PLL Lock Times 10 30105288 30105289 30105214 ...

Page 11

FIGURE 6. FPD-Link (LVDS) Single-ended and Differential Waveforms FIGURE 7. FPD-Link Transmitter Pulse Positions FIGURE 8. Receiver Input Jitter Tolerance 11 30105206 30105217 30105216 www.national.com ...

Page 12

Typical Performance Characteristics FIGURE 11. Typical Input Jitter Tolerance Curve at 43 MHz www.national.com FIGURE 9. BIST PASS Waveform FIGURE 10. Serial Control Bus Timing Diagram 12 30105252 30105236 30105291 ...

Page 13

FIGURE 12. Typical Total IDD Current (1.8V Supply Function of PCLK FIGURE 13. Typical IDDTX Current (3.3V Supply function of PCLK 13 30105292 30105293 www.national.com ...

Page 14

... Functional Description The DS99R124Q receives 24-bits of data over a single serial FPD-Link II pair operating at 140Mbps to 1.2Gbps. The serial stream also contains an embedded clock, and the DC-bal- ance information which enhances signal quality and supports AC coupling. The receiver copnverts the serial stream into a 4-channel (3 data and 1 clock) FPD-Link LVDS Interface ...

Page 15

If there is a loss of clock from the input serial stream, LOCK is driven Low and the state of the outputs are based on the OSS_SEL setting (configuration pin or register). INPUTS PDB OEN OSS_SEL ...

Page 16

TABLE 3. SSCG Configuration (LFMODE = L) — Des Output SSC[2:0] Inputs LFMODE = L ( MHz) SSC2 SSC1 TABLE 4. SSCG Configuration (LFMODE = H) ...

Page 17

... Des detects the BIST mode pattern and command (DCA and DCB code) the RGB and control signal outputs are shut off. Step 2: Place the DS99R124Q Des in BIST mode by setting the BISTEN = H. The Des is now in the BIST mode. If BISTM = H, the Des will check the incoming serial payloads for errors. ...

Page 18

... Repeated Start condition. All communication on the bus ends with a Stop condition. A READ is shown in 30105241 and a WRITE is shown in If the Serial Bus is not required, the three pins may be left open (NC). TABLE 5. ID[x] Resistor Value – DS99R124Q Des Resistor )) with a 10 DDIO RID kΩ 1.8V, NOT ...

Page 19

... TABLE 6. DS99R124Q — Serial Bus Control Registers ADD ADD Register Name Bit(s) (dec) (hex Des Config 3 Slave Des Features 5:4 3 2:0 R/W Defa Function Description ult (bin) R/W 0 LFMODE SSCG Mode – low frequency support MHz Operation MHz Operation R/W ...

Page 20

ADD ADD Register Name Bit(s) (dec) (hex Des Features 2 7:5 2:0 www.national.com R/W Defa Function ult (bin) R/W 000 EQ Gain 4 R Enable 3 R/W 0 Reserved R/W 000 SSC 20 Description 000: ~1.625 ...

Page 21

... RGB666 application, 18 color bits (R[5:0], G[5:0], B[5:0]), Pix- el Clock (PCLK) and three control bits (VS, HS and DE) are supported across the serial link with PCLK rates from 5 to 43MHz. FIGURE 23. DS99R124Q Typical Connection Diagram — Pin Control TYPICAL APPLICATION CONNECTION Figure 23 shows a typical application of the DS99R124QQ Des in pin mode for a 43 MHz WVGA Display Application ...

Page 22

... LIVE LINK INSERTION The Ser and Des devices support live pluggable applications. The automatic receiver lock to random data “plug & go” hot insertion capability allows the DS99R124Q to attain lock to the active data stream during a live insertion event. PCB LAYOUT AND POWER SYSTEM CONSIDERATIONS ...

Page 23

Physical Dimensions inches (millimeters) unless otherwise noted 48–pin LLP Package (7 7 0.8 mm, 0.5 mm pitch) NS Package Number SQA48A 23 www.national.com ...

Page 24

... For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com Products Amplifiers www.national.com/amplifiers Audio www.national.com/audio Clock and Timing www.national.com/timing Data Converters www.national.com/adc Interface www.national.com/interface LVDS www.national.com/lvds Power Management www.national.com/power Switching Regulators www.national.com/switchers LDOs www.national.com/ldo LED Lighting www ...

Related keywords