AGLP030V2-CSG201 Actel, AGLP030V2-CSG201 Datasheet - Page 35

FPGA - Field Programmable Gate Array 30K SYSTEM GATES

AGLP030V2-CSG201

Manufacturer Part Number
AGLP030V2-CSG201
Description
FPGA - Field Programmable Gate Array 30K SYSTEM GATES
Manufacturer
Actel
Datasheet

Specifications of AGLP030V2-CSG201

Processor Series
AGLP030
Core
IP Core
Number Of Macrocells
256
Maximum Operating Frequency
250 MHz
Number Of Programmable I/os
4
Data Ram Size
4608 bit
Supply Voltage (max)
1.575 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
AGLP-Eval-Kit, AGL-Dev-Kit-SCS, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, Flashpro 4, Flashpro 3, Flashpro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
1.14 V
Number Of Gates
30 K
Package / Case
CSP-201
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AGLP030V2-CSG201I
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Company:
Part Number:
AGLP030V2-CSG201IPV40
Quantity:
348
Table 2-23 • Summary of AC Measuring Points
Table 2-24 • I/O AC Parameter Definitions
Standard
3.3 V LVTTL / 3.3 V LVCMOS
3.3 V LVCMOS Wide Range
2.5 V LVCMOS
1.8 V LVCMOS
1.5 V LVCMOS
1.2 V LVCMOS
1.2 V LVCMOS Wide Range
Parameter
t
t
t
t
t
t
t
t
t
t
t
DP
PY
DOUT
EOUT
DIN
HZ
ZH
LZ
ZL
ZHS
ZLS
Summary of I/O Timing Characteristics – Default I/O Software Settings
Data to Pad delay through the Output Buffer
Pad to Data delay through the Input Buffer
Data to Output Buffer delay through the I/O interface
Enable to Output Buffer Tristate Control delay through the I/O interface
Input Buffer to Data delay through the I/O interface
Enable to Pad delay through the Output Buffer—High to Z
Enable to Pad delay through the Output Buffer—Z to High
Enable to Pad delay through the Output Buffer—Low to Z
Enable to Pad delay through the Output Buffer—Z to Low
Enable to Pad delay through the Output Buffer with delayed enable—Z to High
Enable to Pad delay through the Output Buffer with delayed enable—Z to Low
Parameter Definition
R ev i si o n 1 1
Measuring Trip Point (Vtrip)
IGLOO PLUS Low Power Flash FPGAs
0.60 V
0.60 V
0.90 V
0.75 V
1.4 V
1.4 V
1.2 V
2- 21

Related parts for AGLP030V2-CSG201