APA150-PQG208 Actel, APA150-PQG208 Datasheet - Page 19

no-image

APA150-PQG208

Manufacturer Part Number
APA150-PQG208
Description
FPGA - Field Programmable Gate Array 150K System Gates
Manufacturer
Actel
Datasheet

Specifications of APA150-PQG208

Processor Series
APA150
Core
IP Core
Maximum Operating Frequency
150 MHz
Number Of Programmable I/os
242
Data Ram Size
36864
Supply Voltage (max)
2.7 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
APA-Eval-Kit, APA-Eval-BRD1, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, Flashpro 4, Flashpro 3, Flashpro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
2.3 V
Number Of Gates
150 K
Package / Case
PQFP-208
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
APA150-PQG208
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
APA150-PQG208
Manufacturer:
ACTEL
Quantity:
8 000
Part Number:
APA150-PQG208A
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
APA150-PQG208I
Manufacturer:
Microsemi SoC
Quantity:
10 000
The TAP controller receives two control inputs (TMS and
TCK) and generates control and clock signals for the rest
of the test logic architecture. On power-up, the TAP
controller enters the Test-Logic-Reset state. To guarantee
a reset of the controller from any of the possible states,
TMS must remain high for five TCK cycles. The TRST pin
may also be used to asynchronously place the TAP
controller in the Test-Logic-Reset state.
ProASIC
registers: bypass, device identification, and boundary
scan. The bypass register is selected when no other
register needs to be accessed in a device. This speeds up
test data transfer to other devices in a test data path.
The 32-bit device identification register is a shift register
Figure 2-10 • TAP Controller State Diagram
PLUS
devices support three types of test data
1
0
Test-Logic
Run-Test/
Reset
Idle
0
1
1
0
0
1
Capture-DR
Update-DR
Select-DR-
Pause-DR
Exit2-DR
Shift-DR
v5.9
Exit-DR
Scan
with four fields (lowest significant byte (LSB), ID number,
part number and version). The boundary-scan register
observes and controls the state of each I/O pin.
Each I/O cell has three boundary-scan register cells, each
with a serial-in, serial-out, parallel-in, and parallel-out
pin. The serial pins are used to serially connect all the
boundary-scan register cells in a device into a boundary-
scan register chain, which starts at the TDI pin and ends
at the TDO pin. The parallel ports are connected to the
internal core logic tile and the input, output, and control
ports of an I/O buffer to capture and load data into the
register to control or observe the logic state of each I/O.
0
0
0
1
1
1
0
1
0
1
1
0
0
1
Capture-IR
Update-IR
Select-IR-
Pause-IR
Exit2-IR
Shift-IR
Exit-IR
Scan
ProASIC
1
1
0
0
0
1
0
1
PLUS
1
0
Flash Family FPGAs
2-9

Related parts for APA150-PQG208