MC13193FCR2 Freescale Semiconductor, MC13193FCR2 Datasheet - Page 13

IC RF TRANSCEIVER 2.4GHZ 32-QFN

MC13193FCR2

Manufacturer Part Number
MC13193FCR2
Description
IC RF TRANSCEIVER 2.4GHZ 32-QFN
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC13193FCR2

Frequency
2.4GHz
Data Rate - Maximum
250kbps
Modulation Or Protocol
802.15.4
Applications
AMR, HID, HVAC, ISM
Power - Output
-3dBm ~ 4dBm
Sensitivity
-92dBm
Voltage - Supply
2 V ~ 3.4 V
Current - Receiving
37mA
Current - Transmitting
30mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Operating Temperature
-40°C ~ 85°C
Package / Case
32-QFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Memory Size
-
Other names
MC13193FCR2TR
6.2.2
Although the SPI port of an MCU transfers data in bursts of 8 bits, the MC13192 requires that a complete
SPI transaction be framed by CE, and there will be three (3) or more bursts per transaction. The assertion
of CE to low signals the start of a transaction. The first SPI burst is a write of an 8-bit header to the
transceiver (MOSI is valid) that defines a 6-bit address of the internal resource being accessed and
identifies the access as being a read or write operation. In this context, a write is data written to the
MC13192 and a read is data written to the SPI master. The following SPI bursts will be either the write
data (MOSI is valid) to the transceiver or read data from the transceiver (MISO is valid).
Although the SPI bus is capable of sending data simultaneously between master and slave, the MC13192
never uses this mode. The number of data bytes (payload) will be a minimum of 2 bytes and can extend to
a larger number depending on the type of access. After the final SPI burst, CE is negated to high to signal
the end of the transaction. Refer to the MC13192 Reference Manual, (MC13192RM) for more details on
SPI registers and transaction types.
An example SPI read transaction with a 2-byte payload is shown in
Freescale Semiconductor
SPI Transaction Operation
SPICLK
MISO
MOSI
CE
Clock Burst
Figure 9. SPI Read Transaction Diagram
Header
Valid
MC13192 Technical Data, Rev. 3.3
Valid
Read data
Figure
Valid
9.
Functional Description
13

Related parts for MC13193FCR2