SI4320-J1-FT Silicon Laboratories Inc, SI4320-J1-FT Datasheet - Page 11

no-image

SI4320-J1-FT

Manufacturer Part Number
SI4320-J1-FT
Description
IC RCVR FSK 915MHZ 5.4V 16-TSSOP
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of SI4320-J1-FT

Package / Case
16-TSSOP
Frequency
315MHz, 433MHz, 868MHz, and 915MHz
Sensitivity
-109dBm
Data Rate - Maximum
256 kbps
Modulation Or Protocol
FSK, OOK
Current - Receiving
14mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Voltage - Supply
2.2 V ~ 5.4 V
Operating Temperature
-40°C ~ 85°C
Operating Frequency
315 MHz to 915 MHz
Operating Supply Voltage
2.2 V to 5.4 V
Mounting Style
SMD/SMT
Supply Current
3 mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Applications
-
Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1627-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI4320-J1-FTR
Manufacturer:
SILICON
Quantity:
885
Part Number:
SI4320-J1-FTR
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
CONTROL INTERFACE
Commands to the receiver are sent serially. Data bits on pin SDI are shifted into the device upon the rising edge of the clock on pin SCK
whenever the chip select pin nSEL is low. When the nSEL signal is high, it initializes the serial interface. The number of bits sent is an integer
multiple of 8. All commands consist of a command code, followed by a varying number of parameter or data bits. All data are sent MSB first
(e.g. bit 15 for a 16-bit command). Bits having no influence (don’t care) are indicated with X. The Power On Reset (POR) circuit sets default
values in all control registers.
The status information or received data can be read serially over the SDO pin. Bits are shifted out upon the falling edge of CLK signal. When
the nSEL is high, the SDO output is in a high impedance state.
The receiver will generate an interrupt request (IRQ) for the microcontroller on the following events:
FFIT and FFOV are applicable only when the FIFO is enabled. To find out why the nIRQ was issued, the status bits should be read out.
Timing Specification
Timing Diagram
nIRQ
nSEL
SDI
SCK
Symbol
Supply voltage below the preprogrammed value is detected (LBD)
Wake-up timer timeout (WK-UP)
FIFO received the preprogrammed amount of bits (FFIT)
FIFO overflow (FFOV)
t
t
t
t
t
t
t
t
SHI
OD
CH
CL
SS
SH
DS
DH
t
S S
t
DS
BIT 15
t
Parameter
Clock high time
Clock low time
Select setup time (nSEL falling edge to SCK rising edge)
Select hold time (SCK falling edge to nSEL rising edge)
Select high time
Data setup time (SDI transition to SCK rising edge)
Data hold time (SCK rising edge to SDI transition)
Data delay time
CH
t
DH
t
CL
BIT 14
BIT 13
BI T 8
t
OD
POR
BI T 7
W K-UP
BIT 1
Minimum value [ns]
nIRQ
BI T 0
25
25
10
10
25
10
t
SH
5
5
t
SHI
Si4320
11

Related parts for SI4320-J1-FT