71M6534-IGT/F Maxim Integrated Products, 71M6534-IGT/F Datasheet - Page 98

IC ENERY METER 3PH 128K 120-LQFP

71M6534-IGT/F

Manufacturer Part Number
71M6534-IGT/F
Description
IC ENERY METER 3PH 128K 120-LQFP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 71M6534-IGT/F

Mounting Style
SMD/SMT
Package / Case
LQFP-120
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71M6534-IGT/F
Manufacturer:
HONEYWELL
Quantity:
10
Part Number:
71M6534-IGT/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71M6534-IGT/F
Manufacturer:
MAXIM/美信
Quantity:
20 000
and APULSER. By setting EXT_PULSE = 0, the CE controls the pulse rate based on WSUM_X and VARSUM_X.
5.3.7 CE Status and Control
CESTATUS provides information about the status of voltage and input AC signal frequency, which are useful
for generating early power fail warnings, e.g. to initiate necessary data storage. It contains sag warning
flags for phase A, B, and C, as well as F0, the derived clock operating at the fundamental input frequency.
CESTATUS represents the status flags for the preceding CE code pass (CE_BUSY interrupt). Sag alarms
are not remembered from one code pass to the next. The CE Status word is refreshed at every
CE_BUSY interrupt. The significance of the bits in CESTATUS is shown in
required in the interrupt handler of the MPU. Rather than reading the CE status word at every CE_BUSY
interrupt and interpret the sag bits, it is recommended that the MPU activate the YPULSE output to generate
interrupts when a sag occurs (see the description of the CECONFIG register)
The CE is initialized by the MPU using CECONFIG. This register contains in packed form SAG_CNT,
FREQSEL0, FREQSEL1, EXT_PULSE, I0_SHUNT, I1_SHUNT, PULSE_SLOW, and PULSE_FAST. The
CECONFIG bit definitions are given in
The SAG_MASKn bits enable sag detection for the respective phase when set to 1. When SAG_INT is set
to 1, a sag event will generate a transition on the YPULSE output.
IA_SHUNT, IB_SHUNT and IC_SHUNT can configure their respective current inputs to accept shunt resistor
sensors. In this case the CE provides an additional gain of 8 to the selected current input. WRATE may
need to be adjusted based on the values Ix_SHUNT.
The CE pulse generator can be controlled by either the MPU (external) or CE (internal) variables. Control is by
the MPU if EXT_PULSE = 1. In this case, the MPU controls the pulse rate by placing values into APULSEW
98
Since the CE_BUSY interrupt typically occurs at 2520.6 Hz, it is desirable to minimize the computation
Address
CESTATUS [bit]
CE Address
0x20
CE
0x80
31:29
24:0
28
27
26
25
CECONFIG
Name
CESTATUS
Not Used
Not Used
SAG_C
SAG_B
SAG_A
Name
F0
Table 57: CESTATUS (CE RAM 0x80) Bit Definitions
Name
0x5020
These unused bits will always be zero.
F0 is a square wave at the exact fundamental frequency for the phase
selected with the FREQSELn bits in CECONFIG.
Normally zero. Becomes one when |VC| remains below SAG_THR for
SAG_CNT samples. Will not return to zero until |VC| rises above SAG_THR.
Normally zero. Becomes one when VB remains below SAG_THR for
SAG_CNT samples. Will not return to zero until VB rises above SAG_THR.
Normally zero. Becomes one when VA remains below SAG_THR for
SAG_CNT samples. Will not return to zero until VA rises above SAG_THR.
These unused bits will always be zero.
Data
Description
See description of CESTATUS bits in
Table
Description
Description
See description of the CECONFIG bits in
58.
Table
Table
57.
57.
Table
58.
Rev 2

Related parts for 71M6534-IGT/F