ST16C654IJ68-F Exar Corporation, ST16C654IJ68-F Datasheet - Page 27

IC UART FIFO 64B QUAD 68PLCC

ST16C654IJ68-F

Manufacturer Part Number
ST16C654IJ68-F
Description
IC UART FIFO 64B QUAD 68PLCC
Manufacturer
Exar Corporation
Datasheet

Specifications of ST16C654IJ68-F

Number Of Channels
4, QUART
Package / Case
68-LCC (J-Lead)
Features
*
Fifo's
64 Byte
Protocol
RS232
Voltage - Supply
2.97 V ~ 5.5 V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
1.5 Mbps
Supply Current
6 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
No. Of Channels
4
Uart Features
Infrared (IrDA) Encoder/Decoder
Supply Voltage Range
2.97V To 5.5V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
PLCC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
1016-1272

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST16C654IJ68-F
Manufacturer:
Exar Corporation
Quantity:
135
Part Number:
ST16C654IJ68-F
Manufacturer:
MICRONAS
Quantity:
49
Part Number:
ST16C654IJ68-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
ST16C654IJ68-F
Manufacturer:
EXAR
Quantity:
1 000
Company:
Part Number:
ST16C654IJ68-F
Quantity:
6
Company:
Part Number:
ST16C654IJ68-F
Quantity:
2 234
xr
REV. 5.0.2
]
ISR[0]: Interrupt Status
ISR[3:1]: Interrupt Status
These bits indicate the source for a pending interrupt at interrupt priority levels (See Interrupt Source
ISR[4]: Interrupt Status
This bit is enabled when EFR bit-4 is set to a logic 1. ISR bit-4 indicates that the receiver detected a data match
of the Xoff character(s) or a special character.
ISR[5]: Interrupt Status
This bit is enabled when EFR bit-4 is set to a logic 1. ISR bit-5 indicates that CTS# or RTS# has changed state
from a logic low to logic high.
ISR[7:6]: FIFO Enable Status
These bits are set to a logic 0 when the FIFOs are disabled. They are set to a logic 1 when the FIFOs are
enabled.
This register is used to enable the FIFOs, clear the FIFOs, set the transmit/receive FIFO trigger levels, and
select the DMA mode. The DMA, and FIFO modes are defined as follows:
FCR[0]: TX and RX FIFO Enable
4.5
P
Logic 0 = An interrupt is pending and the ISR contents may be used as a pointer to the appropriate interrupt
service routine.
Logic 1 = No interrupt pending (default condition).
Logic 0 = Disable the transmit and receive FIFO (default).
Logic 1 = Enable the transmit and receive FIFOs. This bit must be set to logic 1 when other FCR bits are
written or they will not be programmed.
RIORITY
L
EVEL
1
2
3
4
5
6
7
-
FIFO Control Register (FCR) - Write-Only
B
IT
0
0
0
0
0
0
1
0
-5
B
IT
0
0
0
0
0
1
0
0
-4
ISR R
B
T
EGISTER
IT
0
1
0
0
0
0
0
0
ABLE
-3
11: I
B
S
IT
TATUS
1
1
1
0
0
0
0
0
-2
NTERRUPT
B
B
ITS
IT
1
0
0
1
0
0
0
0
-1
S
OURCE AND
27
B
IT
0
0
0
0
0
0
0
1
2.97V TO 5.5V QUAD UART WITH 64-BYTE FIFO
-0
LSR (Receiver Line Status Register)
RXRDY (Receive Data Time-out)
RXRDY (Received Data Ready)
TXRDY (Transmit Ready)
MSR (Modem Status Register)
RXRDY (Received Xoff or Special character)
CTS#, RTS# change of state
None (default)
P
RIORITY
L
EVEL
S
OURCE OF INTERRUPT
ST16C654/654D
Table
11).

Related parts for ST16C654IJ68-F