X5165S8Z Intersil, X5165S8Z Datasheet - Page 4

no-image

X5165S8Z

Manufacturer Part Number
X5165S8Z
Description
IC CPU SUPERV 16K EEPROM 8-SOIC
Manufacturer
Intersil
Type
Simple Reset/Power-On Resetr
Datasheet

Specifications of X5165S8Z

Number Of Voltages Monitored
1
Output
Open Drain or Open Collector
Reset
Active High
Reset Timeout
100 ms Minimum
Voltage - Threshold
4.38V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X5165S8Z-2.7
Manufacturer:
INTERSIL
Quantity:
1 001
Part Number:
X5165S8Z-4.5A
Manufacturer:
AVX
Quantity:
43 000
Part Number:
X5165S8ZT1
Manufacturer:
INTERSIL
Quantity:
1 001
Block Diagram
Pin Description
(SOIC/PDIP)
CS/WDI
V
SCK
PIN
CC
SO
1
2
3
4
5
6
7
8
WP
SI
PIN TSSOP
3-5,10-12
13
14
1
2
6
7
8
9
V
CC
Reset Logic
Command
Decode &
4
Register
Control
Threshold
Logic
Data
CS/WDI
RESET/
RESET
NAME
SCK
V
V
WP
SO
NC
SI
SS
CC
Chip Select Input. CS HIGH, deselects the device and the SO output pin is at a high impedance
state. Unless a nonvolatile write cycle is underway, the device will be in the standby power mode.
CS LOW enables the device, placing it in the active power mode. Prior to the start of any
operation after power-up, a HIGH to LOW transition on CS is required Watchdog Input. A HIGH
to LOW transition on the WDI pin restarts the Watchdog timer. The absence of a HIGH to LOW
transition within the watchdog time out period results in RESET/RESET going active.
Serial Output. SO is a push/pull serial data output pin. A read cycle shifts data out on this pin. The
falling edge of the serial clock (SCK) clocks the data out.
Write Protect. The WP pin works in conjunction with a nonvolatile WPEN bit to “lock” the setting
of the Watchdog Timer control and the memory write protect bits.
Ground
Serial Input. SI is a serial data input pin. Input all opcodes, byte addresses, and memory data on this
pin. The rising edge of the serial clock (SCK) latches the input data. Send all opcodes (Table 1),
addresses and data MSB first.
Serial Clock. The Serial Clock controls the serial bus timing for data input and output. The rising edge
of SCK latches in the opcode, address, or data bits present on the SI pin. The falling edge of SCK
changes the data output on the SO pin.
Reset Output. RESET/RESET is an active LOW/HIGH, open drain output which goes active
whenever V
the minimum V
enabled and CS remains either HIGH or LOW longer than the selectable Watchdog time out
period. A falling edge of CS will reset the Watchdog Timer. RESET/RESET goes active on power-
up at 1V and remains active for 200ms after the power supply stabilizes.
Supply Voltage
No internal connections
Watchdog Transition
V
Detector
TRIP
CC
X5163, X5165
CC
Protect Logic
falls below the minimum V
Register
4K Bits
4K Bits
8K Bits
sense level for 200ms. RESET/RESET goes active if the Watchdog Timer is
Status
+
-
Timer Reset
Power-on and
Low Voltage
Watchdog
CC
Generation
Watchdog
Timebase
FUNCTION
Reset &
Reset
sense level. It will remain active until V
RESET/RESET
X5163 = RESET
X5165 = RESET
CC
rises above
June 1, 2006
FN8128.3

Related parts for X5165S8Z