LTC1536CMS8#PBF Linear Technology, LTC1536CMS8#PBF Datasheet - Page 8

IC PREC TRPL SPPLY MONITOR 8MSOP

LTC1536CMS8#PBF

Manufacturer Part Number
LTC1536CMS8#PBF
Description
IC PREC TRPL SPPLY MONITOR 8MSOP
Manufacturer
Linear Technology
Type
Multi-Voltage Supervisorr
Datasheet

Specifications of LTC1536CMS8#PBF

Number Of Voltages Monitored
3
Output
Open Drain or Open Collector
Reset
Active High/Active Low
Reset Timeout
140 ms Minimum
Voltage - Threshold
2.985V, 4.725V, Adj
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
8-MSOP, Micro8™, 8-uMAX, 8-uSOP,
Voltage Supervisor Type
Voltage Monitor
Number Of Voltage Supervisors
3
Monitored Supervisor Voltage
2.985/4.725/Adj
Operating Supply Voltage (min)
1V
Operating Supply Voltage (max)
7V
Package Type
MSOP
Operating Temperature Classification
Commercial
Operating Temp Range
0C to 70C
Pin Count
8
Mounting
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LTC1536CMS8#PBFLTC1536CMS8
Manufacturer:
LT
Quantity:
129
Company:
Part Number:
LTC1536CMS8#PBFLTC1536CMS8
Manufacturer:
LT
Quantity:
5 321
Company:
Part Number:
LTC1536CMS8#PBFLTC1536CMS8
Manufacturer:
LT
Quantity:
10 000
Company:
Part Number:
LTC1536CMS8#PBFLTC1536CMS8
Manufacturer:
LT/凌特
Quantity:
20 000
Company:
Part Number:
LTC1536CMS8#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
APPLICATIONS
When the PBR is pulled low for less than t
narrow (100µs typ) soft reset pulse is generated on the
SRST output pin after the button is released. The push-
button circuitry contains an internal debounce counter
which delays the output of the soft reset pulse by typically
20ms. This pin can be OR-tied to the RST pin and issue
what is called a “soft” reset. The SRST thereby resets the
microprocessor without interrupting the DRAM refresh
cycle. In this manner DRAM information remains undis-
turbed. Alternatively, SRST may be monitored by the
processor to initiate a software-controlled reset.
When the PBR pin is held low for longer than t
a standard reset is generated. Once the 2-second period
has elapsed, a reset signal is produced by the pushbutton
logic, thereby clearing the reset counter. Once the PBR
pin is released, the reset counter begins counting the
reset period (200ms nominal). Consequently, the reset
outputs remain asserted for approximately 200ms after
the button is released.
Fast Undervoltage for PCI Applications
The LTC1536 is designed for PCI Local Bus applications
that require reset to be asserted quickly in response to one
or both of the power supply rails (5V and 3.3V) going out
of spec. The spec for t
margin to give the designer the ability to add follow-on
logic as needed by system requirements. The V
be used to monitor the “power good” signal and keep reset
applied until both supplies are in spec and the power good
signal is high.
LTC1536
8
LOCAL
TYPICAL APPLICATIONS
BUS
PCI
5V SUPPLY
3.3V SUPPLY
RESET
PCI Expansion Board RST Generation
0.1µF
0.1µF
U
FAIL
INFORMATION
U
and t
1
2
3
4
V
V
V
GND
CC3
CC5
CCA
LTC1536
PF
U
W
are met with enough
SRST
PBR
RST
RST
N
8
7
6
5
PB
PB
(≈ 2 sec), a
CCA
U
(≈ 2 sec),
pin can
ONBOARD
DEVICE
1536 TA08
Glitch Immunity and Fast Undervoltage Detection
The LTC1536 achieves its high speed characteristics while
maintaining glitch immunity by using two sets of com-
parators. The V
comparators set at different thresholds. A slow, very
accurate comparator monitors the supply for precision
undervoltage detection. In parallel, but with a threshold
250mV lower than the precision threshold, is a very fast
comparator that detects when the supply is quickly going
out of specification. Because the fast comparator thresh-
old is set 250mV above the PCI specification, typical
values for t
3V or 5V Power Detect/Gate Drive
The LTC1536 for the most part is powered internally from
the V
FET on the RST pin. On the gate to this FET is power detect
circuitry used to detect and drive the gate from either the
3.3V pin or the 5V pin, whichever pin has the highest
potential. This ensures the part pulls the RST pin low as
soon as either input pin is ≥ 1V.
Extended ESD Tolerance of the PBR Input Pin
The PBR pin is susceptible to ESD since it can be brought
out to a front panel in normal applications. The ESD
tolerance of this pin can be increased by adding a resistor
in series with the PBR pin. A 10k resistor can increase the
ESD tolerance of the PBR pin to approximately 10kV. The
PBR’s internal pull-up current of 7µA typical means there
is only 70mV (150mV max) dropped across the resistor.
CC3
PWR GOOD
Dual Supply Monitor (3.3V and 5V, V
pin. The exception is at the gate drive of the output
FAIL
3.3V
5V
CC5
can be negative.
Monitoring “Power Good”)
and V
1
2
3
4
V
V
V
GND
CC3
CC5
CCA
LTC1536
CC3
SRST
sense inputs each have two
PBR
RST
RST
8
7
6
5
SYSTEM RESET
CCA
Input
1536 TA04
1536fa

Related parts for LTC1536CMS8#PBF