M38039FFHHP Renesas Electronics America, M38039FFHHP Datasheet - Page 68

MCU 3/5V 56K+4K 64-LQFP

M38039FFHHP

Manufacturer Part Number
M38039FFHHP
Description
MCU 3/5V 56K+4K 64-LQFP
Manufacturer
Renesas Electronics America
Series
740/38000r
Datasheet

Specifications of M38039FFHHP

Core Processor
740
Core Size
8-Bit
Speed
16.8MHz
Connectivity
SIO, UART/USART
Peripherals
PWM, WDT
Number Of I /o
56
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 16x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M38039FFHHP
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
M38039FFHHP
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
M38039FFHHP#U0
Manufacturer:
Renesas Electronics America
Quantity:
10 000
3803 Group (Spec.H)
Rev.3.11
REJ03B0017-0311
Fig 62. System clock generating circuit block diagram (Single-chip mode)
Interrupt disable flag l
Notes1: Either high-speed, middle-speed or low-speed mode is selected by bits 7 and 6 of the CPU mode register.
Interrupt request
2: f(X
3: When bit 0 of MISRG is “0”, timer 1 is set “01
4: Although a feed-back resistor exists on-chip, an external feed-back resistor may be needed depending on conditions.
X
When low-speed mode is selected, set port X
supplied as the count source at executing STP instruction.
appropriate value to them in accordance with oscillation stabilizing time required by the using oscillator because nothing is
automatically set into timer 1 and prescaler 12.
CIN
IN
Apr 5, 2006
X
)/16 is supplied as the count source to the prescaler 12 at reset, the count source before executing the STP instruction is
IN
Q
S
R
(4)
“1”
Reset
X
COUT
X
OUT
STP
instruction
“0”
Port X
switch bit
Main clock stop bit
High-speed or
middle-speed mode
Page 66 of 113
Main clock division ratio
selection bits
Low-speed
mode
C
(1)
instruction
1/2
C
16
” and prescaler 12 is set “FF
switch bit (b4) to “1”.
High-speed or
low-speed mode
WIT
1/4
R
S
Divider
Main clock division ratio
selection bits
Q
Middle-speed mode
16
(1)
Q
” automatically. When bit 0 of MISRG is “1” , set the
S
R
Prescaler 12
STP
instruction
Timing φ (internal clock)
(3)
Timer 1
Reset or
STP instruction
Reset
(2)

Related parts for M38039FFHHP