ATTINY26L-8SI Atmel, ATTINY26L-8SI Datasheet - Page 24

IC AVR MCU 2K LV 8MHZ IND 20SOIC

ATTINY26L-8SI

Manufacturer Part Number
ATTINY26L-8SI
Description
IC AVR MCU 2K LV 8MHZ IND 20SOIC
Manufacturer
Atmel
Series
AVR® ATtinyr
Datasheets

Specifications of ATTINY26L-8SI

Core Processor
AVR
Core Size
8-Bit
Speed
8MHz
Connectivity
USI
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
16
Program Memory Size
2KB (1K x 16)
Program Memory Type
FLASH
Eeprom Size
128 x 8
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 11x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
20-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATTINY26L-8SI
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Internal PLL for Fast
Peripheral Clock
Generation – clk
24
ATtiny26(L)
PCK
The internal PLL in ATtiny26(L) generates a clock frequency that is 64x multiplied from nomi-
nally 1 MHz input. The source of the 1 MHz PLL input clock is the output of the internal RC
Oscillator which is automatically divided down to 1 MHz, if needed. See the Figure 21 on page
24. When the PLL reference frequency is the nominal 1 MHz, the fast peripheral clock is 64
MHz. The fast peripheral clock, or a clock prescaled from that, can be selected as the clock
source for Timer/Counter1.
The PLL is locked on the RC Oscillator and adjusting the RC Oscillator via OSCCAL Register
will adjust the fast peripheral clock at the same time. However, even if the possibly divided RC
Oscillator is taken to a higher frequency than 1 MHz, the fast peripheral clock frequency satu-
rates at 70 MHz (worst case) and remains oscillating at the maximum frequency. It should be
noted that the PLL in this case is not locked any more with the RC Oscillator clock.
Therefore it is recommended not to take the OSCCAL adjustments to a higher frequency than 1
MHz in order to keep the PLL in the correct operating range. The internal PLL is enabled only
when the PLLE bit in the register PLLCSR is set or the PLLCK Fuse is programmed (“0”). The bit
PLOCK from the register PLLCSR is set when PLL is locked.
Both internal 1 MHz RC Oscillator and PLL are switched off in Power-down and Standby sleep
modes.
Figure 21. PCK Clocking System
XTAL1
XTAL2
RC OSCILLATOR
OSCCAL
OSCILLATORS
PLLE
1
2
4
8 MHz
PLLCK &
TO 1 MHz
CKSEL
FUSES
DIVIDE
PLL
64x
Detector
Lock
DIVIDE
BY 4
1477K–AVR–08/10
PLOCK
CK
PCK

Related parts for ATTINY26L-8SI