AT89LS8252-12AI Atmel, AT89LS8252-12AI Datasheet - Page 7

IC 8051 MCU FLASH 8K 44TQFP

AT89LS8252-12AI

Manufacturer Part Number
AT89LS8252-12AI
Description
IC 8051 MCU FLASH 8K 44TQFP
Manufacturer
Atmel
Series
89LSr
Datasheet

Specifications of AT89LS8252-12AI

Core Processor
8051
Core Size
8-Bit
Speed
12MHz
Connectivity
SPI, UART/USART
Peripherals
POR, WDT
Number Of I /o
32
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-TQFP, 44-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Data Converters
-
Other names
AT89LS825212AI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89LS8252-12AI
Manufacturer:
AVX
Quantity:
40 000
Part Number:
AT89LS8252-12AI
Manufacturer:
Atmel
Quantity:
10 000
Dual Data Pointer Registers To facilitate accessing both
internal EEPROM and external data memory, two banks of
16 bit Data Pointer Registers are provided: DP0 at SFR
address locations 82H-83H and DP1 at 84H-85H. Bit DPS
= 0 in SFR WMCON selects DP0 and DPS = 1 selects
DP1. The user should always initialize the DPS bit to the
Table 3. WMCON—Watchdog and Memory Control Register
0850C–MICRO–3/06
WMCON Address = 96HReset Value = 0000 0010B
Symbol
PS2
PS1
PS0
EEMWE
EEMEN
DPS
WDTRST
RDY/
BSY
WDTEN
Bit
PS2
7
Function
Prescaler Bits for the Watchdog Timer. When all three bits are set to “0”, the watchdog timer has a nominal
period of 16 ms. When all three bits are set to “1”, the nominal period is 2048 ms.
EEPROM Data Memory Write Enable Bit. Set this bit to “1” before initiating byte write to on-chip EEPROM
with the MOVX instruction. User software should set this bit to “0” after EEPROM write is completed.
Internal EEPROM Access Enable. When EEMEN = 1, the MOVX instruction with DPTR will access on-chip
EEPROM instead of external data memory. When EEMEN = 0, MOVX with DPTR accesses external data
memory.
Data Pointer Register Select. DPS = 0 selects the first bank of Data Pointer Register, DP0, and DPS = 1
selects the second bank, DP1
Watchdog Timer Reset and EEPROM Ready/Busy Flag. Each time this bit is set to “1” by user software, a
pulse is generated to reset the watchdog timer. The WDTRST bit is then automatically reset to “0” in the
next instruction cycle. The WDTRST bit is Write-Only. This bit also serves as the RDY/BSY flag in a Read-
Only mode during EEPROM write. RDY/BSY = 1 means that the EEPROM is ready to be programmed.
While programming operations are being executed, the RDY/BSY bit equals “0” and is automatically reset to
“1” when programming is completed.
Watchdog Timer Enable Bit. WDTEN = 1 enables the watchdog timer and WDTEN = 0 disables the
watchdog timer.
PS1
6
PS0
5
EEMWE
4
EEMEN
3
appropriate value before accessing the respective Data
Pointer Register.
Power Off Flag The Power Off Flag (POF) is located at
bit_4 (PCON.4) in the PCON SFR. POF is set to “1” during
power up. It can be set and reset under software control
and is not affected by RESET.
DPS
2
WDTRST
1
AT89LS8252
WDTEN
0
7

Related parts for AT89LS8252-12AI