MC711K4CFNE3 Freescale Semiconductor, MC711K4CFNE3 Datasheet - Page 170

no-image

MC711K4CFNE3

Manufacturer Part Number
MC711K4CFNE3
Description
IC MCU 8BIT 24K EPROM 84-PLCC
Manufacturer
Freescale Semiconductor
Series
HC11r
Datasheets

Specifications of MC711K4CFNE3

Core Processor
HC11
Core Size
8-Bit
Speed
3MHz
Connectivity
SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
62
Program Memory Size
24KB (24K x 8)
Program Memory Type
OTP
Eeprom Size
640 x 8
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
84-PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC711K4CFNE3
Manufacturer:
FREESCALE
Quantity:
3 183
Part Number:
MC711K4CFNE3
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC711K4CFNE3
Manufacturer:
FREESCALE
Quantity:
20 000
Serial Peripheral Interface (SPI)
8.4 SPI Signal Descriptions
8.4.1 Master In Slave Out (MISO)
8.4.2 Master Out Slave In (MOSI)
8.4.3 Serial Clock (SCK)
Technical Data
170
The four basic SPI signals (MISO, MOSI, SCK, and SS) are discussed
for both the master and slave modes in the following paragraphs.
Every SPI output line must have its corresponding port D data direction
register (DDRD) bit set. If this bit is clear, the line is disconnected from
the SPI logic and becomes a general-purpose input line. SPI input lines
are not affected by the data direction register.
The MISO is one of two unidirectional serial data lines in the SPI. It
functions as an input in a master device and as an output in a slave
device. The MISO line of a slave device is placed in the high-impedance
state if the slave is not selected.
This unidirectional serial data line is an output in a master device and an
input in a slave device.
The serial clock (SCK) synchronizes data movement both in and out of
all devices. Master and slave devices exchange a byte of information
simultaneously during a sequence of eight clock cycles. SCK is
generated by the master device so its SCK pin functions as an output.
Slave devices receive this signal through their SCK pins, which are
configured as inputs.
The SPI clock rate select bits in the master device determine the SCK
clock rate. These bits are SPR[1:0] in the serial peripheral control
register (SPCR) and SPR2 in the system configuration options 2 register
(OPT2). These bits have no effect in a slave device.
Freescale Semiconductor, Inc.
For More Information On This Product,
Serial Peripheral Interface (SPI)
Go to: www.freescale.com
M68HC11K Family
MOTOROLA

Related parts for MC711K4CFNE3