DF36034HJV Renesas Electronics America, DF36034HJV Datasheet - Page 7

MCU 3/5V 32K J-TEMP PB-FREE 64-Q

DF36034HJV

Manufacturer Part Number
DF36034HJV
Description
MCU 3/5V 32K J-TEMP PB-FREE 64-Q
Manufacturer
Renesas Electronics America
Series
H8® H8/300H Tinyr
Datasheets

Specifications of DF36034HJV

Core Processor
H8/300H
Core Size
16-Bit
Speed
20MHz
Connectivity
CAN, SCI, SSU
Peripherals
PWM, WDT
Number Of I /o
45
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-QFP
For Use With
R0K436079S000BE - KIT DEV FOR H8/36079 W/COMPILER
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
H8 MCUs: Faster
Execution Times
Besides maintaining compat-
ibility within the family,
H8 CPUs have been optimized
for high performance.
The majority of the instruc-
tions in the powerful CISC
instruction set will execute
in one clock cycle, giving
RISC-like operation.
Enhanced Hardware
for Performance
Enhanced
dividers are included in the
CPU core to boost throughput
for mathematical operations
and
performance of the CPU cores.
The H8S/2600 and H8SX
CPU
hardware MAC (Multiply and
Accumulate) block for extra
performance in applications
that involve data computa-
tions.
50
40
30
20
10
further
Dhrystone 1.1 MIPS value
cores
H8S/2000
@ 20 MHz
9 MIPS
multipliers
each
enhance
H8S/2000
have
@ 25 MHz
11 MIPS
and
the
a
H8S/2600
15.2 MIPS
@ 33 MHz
H8 Family CPU Core Overview
Advanced Multiplier
execution cycles
Basic Instructions Execution
Bus Width
No. of Instructions
Address Space
Instruction
MULXU.B
MULXU.W
MULXS.B
MULXS.W
MULU.W
MULU.L
MULS.W
MULS.L
MULU/U.L
MULS/U.L
CLRMAC
LDMAC
STMAC
MAC
@ 35 MHz
35 MIPS
H8SX
H8S
3
4
4
5
1
1
2
4
-
-
-
-
-
-
@ 50 MHz
50 MIPS
H8SX
H8SX
2 cycles
H8/300
1
1
2
2
2
5
2
5
6
6
1
1
1
4
64KB
8-bit
57
H8/300H
2 cycles
16MB
16-bit
64
Advanced Divider
execution cycles
H8 MCU System
Performance
H8 microcontrollers are designed to
deliver high throughput for excellent
application performance.
For example, their CISC CPU cores
execute most instructions in just one
clock cycle, and their Advanced
Data
utilize a 3-bus architecture to speed
data transfers.
Also, the on-chip Flash can be
accessed in a single cycle, achieving
the
per MHz.
Instruction
DIVXU.B
DIVU.W
DIVXU.W
DIVU.L
DIVXS.B
DIVS.W
DIVXS.W
DIVS.L
The H8 Architecture
best
H8S/2000
1 cycle
16-bit
16MB
Management
65
possible
H8S
12
20
13
21
-
-
-
-
H8S/2600
1 cycle
16-bit
16MB
69
performance
peripherals
H8SX
10
10
18
18
12
11
20
19
1 cycle
H8SX
32-bit
4GB
87

Related parts for DF36034HJV