AT32UC3L032-AUT Atmel, AT32UC3L032-AUT Datasheet - Page 9

MCU AVR32 32KB FLASH 48TQFP

AT32UC3L032-AUT

Manufacturer Part Number
AT32UC3L032-AUT
Description
MCU AVR32 32KB FLASH 48TQFP
Manufacturer
Atmel
Series
AVR®32 UC3r
Datasheets

Specifications of AT32UC3L032-AUT

Core Processor
AVR
Core Size
32-Bit
Speed
50MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, PWM, WDT
Number Of I /o
36
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.62 V ~ 3.6 V
Data Converters
A/D 9x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-TQFP, 48-VQFP
Processor Series
AT32UC3x
Core
AVR32
Data Bus Width
32 bit
Data Ram Size
16 KB
Interface Type
SPI/TWI/USART
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
36
Number Of Timers
7
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR32, EWAVR32-BL
Development Tools By Supplier
AT32UC3L-EK
Minimum Operating Temperature
- 40 C
On-chip Adc
9-ch x 10-bit
Controller Family/series
AT32UC3L
No. Of I/o's
36
Ram Memory Size
16KB
Cpu Speed
50MHz
No. Of Timers
6
Rohs Compliant
Yes
Package
48TQFP
Device Core
AVR
Family Name
AT32
Maximum Speed
50 MHz
Operating Supply Voltage
1.8|3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3L032-AUT
Manufacturer:
Atmel
Quantity:
10 000
Peripheral DMA Controller
The Atmel Peripheral DMA controller sets a
new standard for data transfer efficiency. If
the Peripheral DMA controller is not en-
abled, the maximum usable transfer rate on
the SPI module would be approximately 1
MBit/s, occupying the CPU with more than
50% load just moving data around. With the
Peripheral DMA controller this bottleneck is
removed and the AVR32 UC3 microcontroller
can achieve a transfer rate of 33 MBit/s on
SPI and USART with only a 15% load on the
CPU. The UC3 can even toggle the I/O pins
at 33 MHz.
A higher level interrupt will halt execution of a lower level interrupt routine. The lower level
interrupt routine will continue and finish after the higher level interrupt routine finishes.
A second interrupt at an interrupt level already being serviced, will pend until the first
interrupt routine finishes.
Interrupt Controller
The 32-bit AVR UC3 CPU includes a multi-level interrupt
controller. Four priority levels are supported where higher
level interrupts are prioritized and executed before low level
interrupts. All peripherals can be assigned any interrupt level
and the interrupt vector addresses can be changed without
stopping the CPU. Interrupt latencies are very fast, typically
11 clock cycles including saving the register file to the stack.
Medium-level
Medium-level
Medium-level
High-level
High-level
Low-level
Main
Main
Program Flow and Interrupt execution
Program Flow and Interrupt execution
1
1
1
2
2
1
1
HOLD
3
3
HOLD
HOLD
HOLD
www.atmel.com
3
3
2
2
1
1
Main
Main
2
2
1
1
Main
Main
page 8

Related parts for AT32UC3L032-AUT