PIC16F886-E/ML Microchip Technology, PIC16F886-E/ML Datasheet
PIC16F886-E/ML
Specifications of PIC16F886-E/ML
Available stocks
Related parts for PIC16F886-E/ML
PIC16F886-E/ML Summary of contents
Page 1
... TABLE 1: SILICON DEVREV VALUES Part Number PIC16F882 PIC16F883 PIC16F884 PIC16F886 PIC16F887 Note 1: The device and revision data is stored in the Device ID located at 2006h in program memory. 2: Refer to the “PIC16F88X Memory Programming Specification” (DS41287) for detailed information. © 2009 Microchip Technology Inc. ...
Page 2
... Disruption of the HFINTOSC Write collision on loading R/W bit on ACK Clock-stretching handling Multi-byte transmission Overflow may take additional count Oscillator may stop running at low temps. Spurious Reset Disabling the module generates a clock pulse. (1) Affected Revisions (1) Affected Revisions © 2009 Microchip Technology Inc. ...
Page 3
... TABLE 4: SILICON ISSUE SUMMARY (PIC16F886/PIC16F887) Item Module Feature Number LVP Programming 1. MSSP SPI Master 2. ADC VP6 Reference 3. MSSP SPI Master 4. 2 MSSP I C™ Slave 5. 2 MSSP I C™ Master 6. MSSP SPI Slave 7. Timer1 Ext. Crystal 8. Timer1 Ext. Crystal 9. Timer0 Prescaler 10 ...
Page 4
... BCF T2CON, TMR2ON CLRF TMR2 MOVWF SSPBUF BSF T2CON, TMR2ON Affected Silicon Revisions PIC16F882 A0 X PIC16F883/PIC16F884 A0 X PIC16F886/PIC16F887 A2 X © 2009 Microchip Technology Inc bit ;Data received? ;(Xmit complete?) ; SSPBUF ;Save in user RAM ;W = TXDATA ;Timer2 off ;Clear Timer2 ;Xmit New data ...
Page 5
... SSPBUF. If the WCOL is set, clear the bit in software and rewrite the SSPBUF register. Date Codes that pertain to this issue: All engineering and production devices. Affected Silicon Revisions REF PIC16F882 A0 X PIC16F883/PIC16F884 A0 X REF PIC16F886/PIC16F887 A2 X PIC16F88X /64 or OSC DS80302F-page 5 ...
Page 6
... CKP bit to release the clock stretching. When the master responds to received data with a NACK the CKP bit properly remains set, and there is no clock stretching. Affected Silicon Revisions PIC16F882 A0 X PIC16F883/PIC16F884 A0 X PIC16F886/PIC16F887 A2 X DS80302F-page 6 © 2009 Microchip Technology Inc. ...
Page 7
... SDA SCL Master Slave BRG Period © 2009 Microchip Technology Inc. Figure 1 illustrates an expected I in which the SCL line is completely controlled by the master device and the slave device does not attempt to stretch the clock period. Figure 2 illustrates the expected operation of an ...
Page 8
... BRG register. However, the behavior of slower slave devices must be understood and speed adjustments made such that no slave performs clock stretching. Affected Silicon Revisions PIC16F882 A0 X PIC16F883/PIC16F884 A0 X PIC16F886/PIC16F887 A2 X DS80302F-page 8 BRG Period BRG Period BRG Period BRG Period adjust the BRG Period ...
Page 9
... Then restore the SSPM0 bit to the configuration for SPI slave with SS pin enabled. The module is then ready for reception of the following byte. BSF SSPCON, SSPM0 BCF SSPCON, SSPM0 Affected Silicon Revisions PIC16F882 A0 X PIC16F883/PIC16F884 A0 X PIC16F886/PIC16F887 A2 X © 2009 Microchip Technology Inc. PIC16F88X DS80302F-page 9 ...
Page 10
... Critical Timing of code sequence for instructions following last write to TMR1L or TMR1H. Affected Silicon Revisions PIC16F882 A0 X PIC16F883/PIC16F884 A0 X PIC16F886/PIC16F887 A2 X DS80302F-page 10 Due to the time from Timer1 overflow to the reload being application specific, wait for the timer to increment before beginning the reload sequence. This ensures the timer does not miss a rising edge during reload. © ...
Page 11
... Modify the TOSE bit in the OPTION register to the opposite configuration for the logic level on the T0CKI pin. 3. Select a prescaler rate other than 1:1 and issue a CLRWDT instruction before switching to the final prescaler rate. Affected Silicon Revisions PIC16F882 A0 X PIC16F883/PIC16F884 A0 X PIC16F886/PIC16F887 A2 X PIC16F88X DS80302F-page 11 ...
Page 12
... The TRISC3 bit should be set before disabling or enabling the module to tristate the pin, and then cleared before transmission. Affected Silicon Revisions PIC16F882 A0 X PIC16F883/PIC16F884 A0 X PIC16F886/PIC16F887 A2 X DS80302F-page 12 OSC © 2009 Microchip Technology Inc. ...
Page 13
... C IC HOLD Ω ( – = 10pF 1.37 µs Therefore 2µs + 1.37µs + ACQ = 4.67µs © 2009 Microchip Technology Inc. and changes 50°C and external impedance of 10k + Hold Capacitor Charging Time T COFF ) 0.05µs/° ;[1] V CHOLD ;[2] V ⎛ ⎞ 1 ;combining [1] and [2] 1 – ...
Page 14
... WDT Prescaler Assignment Spurious Reset. Rev. F Document (8/2009) Added Module 11: MSSP (SPI Master Mode); Updated Tables Data Sheet Clarification: Removed Modules and 5 as the Data Sheet has already been updated according to this version of the errata. Added Module 2: ADC. DS80302F-page Module 8: © 2009 Microchip Technology Inc. ...
Page 15
... REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. ...
Page 16
... Fax: 886-3-6578-370 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 © 2009 Microchip Technology Inc. EUROPE Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 ...