C8051F413-GM Silicon Laboratories Inc, C8051F413-GM Datasheet - Page 54

IC 8051 MCU 16K FLASH 28QFN

C8051F413-GM

Manufacturer Part Number
C8051F413-GM
Description
IC 8051 MCU 16K FLASH 28QFN
Manufacturer
Silicon Laboratories Inc
Series
C8051F41xr
Datasheets

Specifications of C8051F413-GM

Program Memory Type
FLASH
Program Memory Size
16KB (16K x 8)
Package / Case
28-QFN
Core Processor
8051
Core Size
8-Bit
Speed
50MHz
Connectivity
SMBus (2-Wire/I²C), SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT
Number Of I /o
20
Ram Size
2.25K x 8
Voltage - Supply (vcc/vdd)
2 V ~ 5.25 V
Data Converters
A/D 20x12b; D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
C8051F4x
Core
8051
Data Bus Width
8 bit
Data Ram Size
2.25 KB
Interface Type
I2C/SMBus/SPI/UART
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
20
Number Of Timers
4
Operating Supply Voltage
2 V to 5.25 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Development Tools By Supplier
C8051F410DK
Minimum Operating Temperature
- 40 C
On-chip Dac
2-ch x 12-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
770-1006 - ISP 4PORT FOR SILABS C8051F MCU336-1454 - ADAPTER PROGRAM TOOLSTICK F411336-1317 - KIT EVAL FOR C8051F411336-1314 - KIT DEV FOR C8051F41X
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1311

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F413-GM
Manufacturer:
Silicon Labs
Quantity:
135
Part Number:
C8051F413-GM
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Part Number:
C8051F413-GMR
Manufacturer:
M/A-COM
Quantity:
1 001
Part Number:
C8051F413-GMR
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
C8051F410/1/2/3
Depending on the output connected to the ADC input, additional tracking time, more than is specified in
Table 5.3 and Table 5.4, may be required after changing MUX settings. See the settling time requirements
described in
5.3.3. Timing
ADC0 has a maximum conversion speed specified in Table 5.3 and Table 5.4. ADC0 is clocked from the
ADC0 Subsystem Clock (FCLK). The source of FCLK is selected based on the BURSTEN bit. When
BURSTEN is logic 0, FCLK is derived from the current system clock. When BURSTEN is logic 1, FCLK is
derived from the Burst Mode Oscillator, an independent clock source with a maximum frequency of
25 MHz.
When ADC0 is performing a conversion, it requires a clock source that is typically slower than FCLK. The
ADC0 SAR conversion clock (SAR clock) is a divided version of FCLK. The divide ratio can be configured
using the AD0SC bits in the ADC0CF register. The maximum SAR clock frequency is listed in Table 5.3
and Table 5.4.
ADC0 can be in one of three states at any given time: tracking, converting, or idle. Tracking time depends
on the tracking mode selected. For Pre-Tracking Mode, tracking is managed by software and ADC0 starts
conversions immediately following the convert start signal. For Post-Tracking and Dual-Tracking Modes,
the tracking time after the convert start signal is equal to the value determined by the AD0TK bits plus 2
FCLK cycles. Tracking is immediately followed by a conversion. The ADC0 conversion time is always 13
SAR clock cycles plus an additional 2 FCLK cycles to start and complete a conversion. Figure 5.4 shows
timing diagrams for a conversion in Pre-Tracking Mode and tracking plus conversion in Post-Tracking or
Dual-Tracking Mode. In this example, repeat count is set to one.
54
Dual-Tracking
Post-Tracking
Convert Start
Pre-Tracking
AD0TM = 10
AD0TM = 11
AD0TM= 01
Section “5.3.6. Settling Time Requirements” on page 58
Track
Track
Idle
Track
Track
Figure 5.3. ADC0 Tracking Modes
Convert
Rev. 1.1
Convert
Convert
Track
.
Track
Idle
Track
Track
Convert ...
Convert..
Convert..

Related parts for C8051F413-GM