PIC16F627-04/P Microchip Technology, PIC16F627-04/P Datasheet - Page 9

IC MCU FLASH 1KX14 COMP 18DIP

PIC16F627-04/P

Manufacturer Part Number
PIC16F627-04/P
Description
IC MCU FLASH 1KX14 COMP 18DIP
Manufacturer
Microchip Technology
Series
PIC® 16Fr
Datasheets

Specifications of PIC16F627-04/P

Core Size
8-Bit
Program Memory Size
1.75KB (1K x 14)
Core Processor
PIC
Speed
4MHz
Connectivity
UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
FLASH
Eeprom Size
128 x 8
Ram Size
224 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
18-DIP (0.300", 7.62mm)
Controller Family/series
PIC16F
No. Of I/o's
16
Eeprom Memory Size
128Byte
Ram Memory Size
224Byte
Cpu Speed
4MHz
No. Of Timers
3
Processor Series
PIC16F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
224 B
Interface Type
SCI, USART
Maximum Clock Frequency
4 MHz
Number Of Programmable I/os
16
Number Of Timers
3
Operating Supply Voltage
3 V to 5.5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, DM163014, DM164120-4
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DVA16XP183 - ADAPTER ICE 18DIP/SOIC/SSOPAC164010 - MODULE SKT PROMATEII DIP/SOIC
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC16F627-04/P
Quantity:
31
Part Number:
PIC16F627-04/P
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
2. Module: Comparator Mode 1
3. Module: Low Voltage Programming Mode
4. Module: CCP (Compare Mode)
© 2005 Microchip Technology Inc.
• CCPR1<3:0> is changed from “1001” to
• The TMR1H:TMR1L register pair matches
Mode 1 allows AN2 to drive the (+) inputs of both
comparators. AN1 continues to drive the (-) input
of Comparator 2, but AN0 and AN3 can be
switched into the (-) input of Comparator 1. The
state of the CIS bit chooses which input is to be
connected to the comparator. When CIS = 0, AN0
is attached and the comparator functions correctly.
When CIS = 1, AN3 is not completely connected to
the comparator, resulting in incorrect behavior.
Mode 2 is also a Multiplex mode using the CIS bit.
This mode functions correctly.
All other modes are unaffected by this Errata.
The high voltage override for low voltage program-
ming does not operate as specified in the program-
ming
Programming (LVP) mode, the device can be pro-
grammed without using 12V on V
ever, when high voltage programming is used
while the part has low voltage programming
enabled, the Low Voltage mode is not overridden.
If RB4 goes high for any reason during high volt-
age programming with LVP enabled, the program-
ming will be interrupted.
Work around
Pull RB4 (pin 10) to ground during the initial pro-
gramming to prevent programming interruptions.
Once LVP has been disabled, it remedies this
issue with RB4.
The CCP1 output latch, observed on RB3/CCP1/
P1A, can change unexpectedly when the CCP
module is changed from a set output on match
(CCP1CON<3:0> = “1000”) to clear output on
match (CCP1CON<3:0> = “1001”) or vice versa.
This condition will occur following a CCP Reset at
the beginning of the third iteration of the following
sequence.
Step 1 of the third iteration will cause the CCP1
output latch to immediately and erroneously
change to the inverse of the CCPR1<0> bit. This
gives the appearance of an inverted CCP
response to the third and subsequent compare
match events.
“1000” or vice versa.
the CCP1R1H:CCPR1L register pair.
specification.
In
the
PP
Low
(pin 4). How-
Voltage
5. Module: MCLR/RA5 in LVP Mode
The apparent inverted response will persist until
the CCP1CON<3> bit is cleared (exiting Compare
mode). Interrupts always occur correctly on the
match condition. The error is only in the state of the
CCP1 output latch.
Work around
Option 1
Use the CCP toggle output on Compare Match
mode (CCP1CON<3.0> = “0010”).
Option 2
Since the problem occurs after two changes to the
Compare and Match mode, it is only necessary to
reset the CCP1CON register before the third
change is made. To remain backwards compatible
with earlier versions of the CCP module, always
reset the CCP1CON register when changing from
the clear output on Match mode to the set output
on Match mode, as described in the following
steps.
1. Ensure the RB3 data latch is set to ‘0’.
2. Clear
3. Set the CCP1CON<3:0> bits to ”1000” for set
When the PIC16F62X device has LVP enabled,
MCLR is always enabled, regardless of the
CONFIG register settings.
CCP1CON).
output on match.
the
CCP1CON
PIC16F62X
register
DS80073G-page 9
(clrf

Related parts for PIC16F627-04/P