SI3056PPT-EVB Silicon Laboratories Inc, SI3056PPT-EVB Datasheet
SI3056PPT-EVB
Specifications of SI3056PPT-EVB
Related parts for SI3056PPT-EVB
SI3056PPT-EVB Summary of contents
Page 1
Description The Si30xxPPT-EVB provides the telecommunications system engineer an easy way to evaluate the functionality of Silicon Laboratories’ Si30xx ...
Page 2
Si30xxPPT-EVB Functional Description The Si30xxPPT-EVB provides the telecommunications system engineer an easy way to evaluate the Si30xx solution. Silicon Labs’ DAAs are integrated direct access arrangements that provide a digital, low-cost, solid-state interface to worldwide telephone lines. Through the patented ...
Page 3
Configuring the Si30xxPPT-EVB The S30xxPPT-EVB is used to interface the Si30xx chipset other audio system for easy evaluation. It uses an FPGA to translate the parallel port interface to the SSI bus to communicate to the ...
Page 4
Si30xxPPT-EVB Evaluation Software The Si30xxPPT-EVB includes an easy-to-use graphical interface for controlling the evaluation platform. This software allows the system designer to characterize the Si30xx DAA performance without constructing any custom hardware. The evaluation software includes the following features: ! ...
Page 5
Figure 1. Si30xxPPT-EVB Evaluation Software in the Audio Data Monitoring View Audio Data Monitoring View The audio data monitoring view is discussed in the following sections. Receive Audio Data of Channel# Allows selection of channel to control and view. The ...
Page 6
Si30xxPPT-EVB RX Control ! Monitor Mode: Allows the selection of several data modes. Digital Loopback mode routes the DAC data back to the receive path. On-hook mode configures the DAA to the on-hook mode. Off-hook mode configures the DAA to ...
Page 7
Figure 2. Si3056 System-Side Device Signal Flow Diagram Preliminary Rev. 1.0 Si30xxPPT-EVB 7 ...
Page 8
Si30xxPPT-EVB Figure 3. Si3021 System-Side Device Signal Flow Diagram Register Table Display View The DAA Register view allows the Si30xx DAA registers to be read or written. The user interface for the DAA Register view is shown in Figure 2 ...
Page 9
Advanced Configuration Advanced configuration of the application software is accomplished by using the “Configure DAA” selection in the “Configure” menu. The configuration panel is shown in Figure 4. The panel contents are detailed in the following list: ! FFT Window: ...
Page 10
Si30xxPPT-EVB Figure 5. Si30xx Signal Flow Diagram for the Si3056 Signal Flow Diagrams The signal flow diagrams of the Si30xx application software for the Si3056 device, shown in Figure 5 and Figure 6, assist users with programming DAA. Si30xx Signal ...
Page 11
Figure 6. Si30xx Signal Flow Diagram for Si3021 Signal Flow Diagrams The signal flow diagrams of the application software shown in Figure 6 assist users with programming DAA. Si30xx Signal Path Control ! TX Mute: Turns on/off the TXM bit ...
Page 12
Si30xxPPT-EVB Figure 7. Si3018/19 Line-side Device Signal Flow Diagram Line-Side Device Signal Path Control ! AL: Turns on/off AL bit on Register 2, bit 3. ! HBE: Turns on/off HBE bit on Register 2, bit 1. ! RXE: Turns on/off ...
Page 13
Figure 8. Si3012/14/15 Line Side Device Signal Flow Diagram Line-Side Device Signal Path Control ! AL: Turns on/off AL bit on Register 2, bit 3. ! HBE: Turns on/off HBE bit on Register 2, bit 1. ! RXE: Turns on/off ...
Page 14
Si30xxPPT-EVB Transhybrid Loss Calculation When “Transhybrid Loss Calculation” is selected, the Si3050PPT-EVB software will drive a signal with different frequencies and measure the transhybrid loss based on the following equation 20Log(TXpk-pk/ RXpk-pk). Frequencies used to measure this start ...
Page 15
Figure 10. Ringing Preliminary Rev. 1.0 Si30xxPPT-EVB Ringing ! RNGV-Enable: Turns on/off RNGV bit on Register 24, bit7 ! RAS[5:0]: Update RAS bits on Register 24 ! RMX[5:0]: Update RMX bits on Register 22 ! RCC[2:0]: Update RCC bits on ...
Page 16
VCC C50 Decou pling cap for C51 M0 RGDTb OFHKb MCLK MCLK OFHK R12 2 15 FSYNCb FSYNC RGDT/FSD/ SCLK SCLK SDO SDO GND ...
Page 17
Footprint of JP1 Top View Figure 12. Si3034/35/44 Daughter Card Schematic ( JP1 M0 ...
Page 18
Si30xxPPT-EVB Bill of Materials: Si3034-EVB Daughter Card Quantity Reference 2 C4, C6,C10,C16 2 C7, R4,C11,R21,C30 1 C12 1 C13 1 C14 2 C18,C19 1 C20 1 C22 1 C23 2 C24,C25 4 ...
Page 19
Bill of Materials: Si3035-EVB Daughter Card Quantity Reference 2 C4, C6,C10,C16 6 R3,C7,C8,C13,R25,R26 3 C9,C28,C29 1 C11 1 C12 7 R7,R8,C14,R15,R16,R17, R19 9 R12,R13,C18,C19,C20,C22, R24,R30,C30 1 C23 2 C24,C25 2 D1,D2 2 D3,D4 2 FB1,FB2 ...
Page 20
Si30xxPPT-EVB Bill of Materials: Si3044-EVB Daughter Card Quantity Reference 2 C4, C6,C10,C16 2 C7, R4,C11,R21,C30 1 C12 1 C13 1 C14 2 C18,C19 1 C20 1 C22 1 C23 2 C24,C25 4 ...
Page 21
Figure 1. Si3034/35/44 Daughter Card Silkscreen ...
Page 22
Figure 2. Si3034/35/44 Daughter Card Component Layer ...
Page 23
Figure 3. Si3034/35/44 Daughter Card Solder Layer ...
Page 24
VCC C50 Decou pling cap for C51 M0 RGDTb OFHKb MCLK MCLK OFHK R12 2 15 FSYNCb FSYNC RGDT/FSD/ SCLK SCLK SDO SDO GND ...
Page 25
Footprint of JP1 Top View Figure 14. Si3056 Daughter Card Schematic ( JP1 M0 ...
Page 26
Si30xxPPT-EVB Bill of Materials: Si3056-EVB Daughter Card Reference Value C2, 1.0 uF C6,C5 0 2.7 nF C9,C8 680 pF C10 0.01 uF C30,C31 DNP 120pF C51,C50 0 HD04 FB1,FB2 Ferrite ...
Page 27
Figure 15. Si3056 Daughter Card Silkscreen ...
Page 28
Figure 16. Si3056 Daughter Card Component Layer ...
Page 29
Figure 17. Si3056 Daughter Card Solder Layer ...
Page 30
Vio 2.2K 2. JP2 RGDT/FSD OFHKb MCLK 7 Vio 8 SCLK ...
Page 31
Vio pbRESETb SW1 100 C27 1uF SCLK SDO RESETb Vio R52 SCLK_IN 2.2K RESET_INb R53 10K Figure 19. Si30xx Motherboard Schematic ( C23 0.1 uF C24 R9 3 AOUT 7 0.1 uF ...
Page 32
RGDT/FSD OFHKb Board Config. mSel0 mSel1 M1 M0 MCLK SCLK Stand Alone GND GND GND Vio FSYNCb SDO Master w/ slaves Vio GND GND Vio FC/RGDT SDI GND Slave Vio Vio GND RESETb SCLK_IN FSD_OUT pbRESETb Vio RESET_INb JP10 JP9 ...
Page 33
Bill of Materials: Si30XX Motherboard Item Qty Reference C1,C2,C3,C4,C9,C10,C11 C12,C20,C21 C5,C6,C7,C8,C13,C14,C15 C16,C23,C24,C28,C29,C31, C32 C17 3 1 C18,C22 4 2 C19 5 1 C25 6 1 C26 7 1 C27 8 1 C30 9 1 D1,D2,D3,D4 10 ...
Page 34
Figure 21. Si30xx Motherboard Silkscreen ...
Page 35
Figure 22. Si30xx Motherboard Component Layer ...
Page 36
Figure 23. Si30xx Motherboard Solder Layer ...
Page 37
Notes: Si30xxPPT-EVB Preliminary Rev. 1.0 37 ...
Page 38
... Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized ap- plication, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Si-LINK, Silicon Laboratories, and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders. ...