ISL6306CRZ Intersil, ISL6306CRZ Datasheet - Page 23

IC CTRLR PWM 4-PHASE 40-QFN

ISL6306CRZ

Manufacturer Part Number
ISL6306CRZ
Description
IC CTRLR PWM 4-PHASE 40-QFN
Manufacturer
Intersil
Datasheet

Specifications of ISL6306CRZ

Pwm Type
Voltage Mode
Number Of Outputs
1
Frequency - Max
275kHz
Duty Cycle
66.7%
Voltage - Supply
4.75 V ~ 5.25 V
Buck
Yes
Boost
No
Flyback
No
Inverting
No
Doubler
No
Divider
No
Cuk
No
Isolated
No
Operating Temperature
0°C ~ 70°C
Package / Case
40-VFQFN, 40-VFQFPN
Frequency-max
275kHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6306CRZ
Manufacturer:
AD
Quantity:
2 324
Part Number:
ISL6306CRZ
Manufacturer:
INTERSIL
Quantity:
20 000
Company:
Part Number:
ISL6306CRZ-T
Quantity:
50
During TD2 and TD4, ISL6306 digitally controls the DAC
voltage change at 6.25mV per step. The time for each step is
determined by the frequency of the soft-start oscillator which
is defined by the resistor R
second soft-start ramp time TD2 and TD4 can be calculated
based on Equations 15 and 16:
For example, when VID is set to 1.5V and the Rss is set at
100kΩ, the first soft-start ramp time TD2 will be 704µs and
the second soft-start ramp time TD4 will be 256µs.
After the DAC voltage reaches the final VID setting,
VR_RDY will be set to high with the fixed delay TD5. The
typical value for TD5 is 85µs.
Fault Monitoring and Protection
The ISL6306 actively monitors output voltage and current to
detect fault conditions. Fault monitors trigger protective
measures to prevent damage to a microprocessor load. One
common power good indicator is provided for linking to
external system monitors. The schematic in Figure 12
outlines the interaction between the fault monitors and the
VR_RDY signal.
VR_RDY Signal
The VR_RDY pin is an open-drain logic output to indicate
that the soft-start period is completed and the output voltage
is within the regulated range. VR_RDY is pulled low during
shutdown and releases high after a successful soft-start and
a fixed delay TD5. VR_RDY will be pulled low when an
undervoltage or overvoltage condition is detected, or the
controller is disabled by a reset from EN_PWR, EN_VTT,
POR, or VID OFF-code.
TD2
TD4
=
=
1.1xR
----------------------- - μs
(
------------------------------------------------ μs
6.25x25
V
VID
FIGURE 11. SOFT-START WAVEFORMS
6.25x25
SS
1.1
VOUT, 500mV/DIV
(
TD1
)xR
)
VR_REDY
EN_VTT
SS
(
TD2
ss
)
500µs/DIV
23
from SS pin to GND. The
TD3 TD4
TD5
(EQ. 15)
(EQ. 16)
ISL6306
Undervoltage Detection
The undervoltage threshold is set at 50% of the VID code.
When the output voltage at V
threshold, VR_RDY is pulled low.
Overvoltage Protection
Regardless of the VR being enabled or not, the ISL6306
overvoltage protection (OVP) circuit will be active after its
POR. The OVP thresholds are different under different
operation conditions. When VR is not enabled and before
the second soft-start, the OVP threshold is 1.275V. Once the
controller detects valid VID input, the OVP trip point will be
changed to VID plus 175mV.
Two actions are taken by the ISL6306 to protect the
microprocessor load when an overvoltage condition occurs.
At the inception of an overvoltage event, all PWM outputs
are commanded low instantly (less than 20ns) until the
voltage at VDIFF falls below 0.4V. This causes the Intersil
drivers to turn on the lower MOSFETs and pull the output
voltage below a level that might cause damage to the load.
The PWM outputs remain low until VDIFF falls below 0.4V,
and then PWM signals enter a high-impedance state. The
Intersil drivers respond to the high-impedance input by
turning off both upper and lower MOSFETs. If the
overvoltage condition reoccurs, the ISL6306 will again
command the lower MOSFETs to turn on. The ISL6306 will
continue to protect the load in this fashion as long as the
overvoltage condition occurs.
Once an overvoltage condition is detected, normal PWM
operation ceases until the ISL6306 is reset. Cycling the
voltage on EN_PWR, EN_VTT or VCC below the POR-
falling threshold will reset the controller. Cycling the VID
codes will not reset the controller.
V
DIFF
FIGURE 12. VR_RDY AND PROTECTION CIRCUITRY
DAC
50%
VID + 0.175V
UV
AND CONTROL LOGIC
+
-
SOFT-START, FAULT
OV
DELAY
SEN
is below the undervoltage
EACH CHANNEL
REPEAT FOR
OC
+
-
OC
+
-
100µA
I
1
VR_RDY
May 5, 2008
100µA
I
AVG
FN9226.1

Related parts for ISL6306CRZ