CY7C1380D-167AXI Cypress Semiconductor Corp, CY7C1380D-167AXI Datasheet - Page 14

IC SRAM 18MBIT 167MHZ 100LQFP

CY7C1380D-167AXI

Manufacturer Part Number
CY7C1380D-167AXI
Description
IC SRAM 18MBIT 167MHZ 100LQFP
Manufacturer
Cypress Semiconductor Corp
Type
Synchronousr
Datasheet

Specifications of CY7C1380D-167AXI

Memory Size
18M (512K x 36)
Package / Case
100-LQFP
Format - Memory
RAM
Memory Type
SRAM - Synchronous
Speed
167MHz
Interface
Parallel
Voltage - Supply
3.135 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Access Time
3.4 ns
Maximum Clock Frequency
167 MHz
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3.135 V
Maximum Operating Current
275 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Number Of Ports
4
Operating Supply Voltage
3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
428-2144
CY7C1380D-167AXI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1380D-167AXI
Manufacturer:
CYPRESS
Quantity:
1 100
Part Number:
CY7C1380D-167AXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C1380D-167AXIT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
when the EXTEST is entered as the current instruction. When
HIGH, it enables the output buffers to drive the output bus. When
LOW, this bit places the output bus into a High-Z condition.
This bit can be set by entering the SAMPLE/PRELOAD or
EXTEST command, and then shifting the desired bit into that cell,
during the Shift-DR state. During Update-DR, the value loaded
into that shift-register cell latches into the preload register. When
the EXTEST instruction is entered, this bit directly controls the
TAP AC Switching Characteristics
Document #: 38-05543 Rev. *F
Notes
Clock
t
t
t
t
Output Times
t
t
Setup Times
t
t
t
Hold Times
t
t
t
10. t
11. Test conditions are specified using the load in TAP AC test conditions. t
Parameter
TCYC
TF
TH
TL
TDOV
TDOX
TMSS
TDIS
CS
TMSH
TDIH
CH
TAP Timing
CS
and t
CH
refer to the setup and hold time requirements of latching data from the boundary scan register.
TCK Clock Cycle Time
TCK Clock Frequency
TCK Clock HIGH time
TCK Clock LOW time
TCK Clock LOW to TDO Valid
TCK Clock LOW to TDO Invalid
TMS Setup to TCK Clock Rise
TDI Setup to TCK Clock Rise
Capture Setup to TCK Rise
TMS Hold after TCK Clock Rise
TDI Hold after Clock Rise
Capture Hold after Clock Rise
Test Mode Select
Test Data-Out
Test Data-In
Test Clock
(TDO)
(TMS)
(TCK)
(TDI)
Description
t TMSS
t TDIS
Over the Operating Range
t TMSH
t TDIH
t TH
DON’T CARE
R
/t
F
t
TL
= 1ns.
output Q-bus pins. Note that this bit is preset HIGH to enable the
output when the device is powered up, and also when the TAP
controller is in the Test-Logic-Reset state.
Reserved
These instructions are not implemented but are reserved for
future use. Do not use these instructions.
t CYC
UNDEFINED
[10, 11]
t TDOX
t TDOV
CY7C1380D, CY7C1382D
CY7C1380F, CY7C1382F
Min
50
20
20
0
5
5
5
5
5
5
Max
20
10
Page 14 of 34
Unit
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
[+] Feedback

Related parts for CY7C1380D-167AXI