FT313HQ-R FTDI, FT313HQ-R Datasheet - Page 17

no-image

FT313HQ-R

Manufacturer Part Number
FT313HQ-R
Description
USB Interface IC USB High Speed USB-- Host Controller IC--
Manufacturer
FTDI
Datasheet

Specifications of FT313HQ-R

Rohs
yes
Product
USB 2.0
Data Rate
480 Mbps
Interface Type
USB
Operating Supply Voltage
1.62 V to 3.63 V
Operating Supply Current
35 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
QFN-64
Minimum Operating Temperature
- 40 C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
FT313HQ-R
Quantity:
2 050
Company:
Part Number:
FT313HQ-R
Quantity:
2 050
The DMA controller of the FT313H has only one DMA channel. Therefore, only one DMA read or
DMA write may take place at a time. Assign the DMA transfer length in the Data Session
Length register for each DMA transfer. If the transfer length is larger than the burst counter,
the DREQ signal will de-assert at the end of each burst transfer. DREQ will re-assert at the
beginning of the each burst.
When DMA is transferring data from/to local buffer, if it wants to access local buffer content by
PIO mode, can use auxiliary memory access registers AUX_MEMADDR and AUX_DATAPORT to
read/write data from/to local buffer with single cycle.
For a 16-bit DMA transfer, the minimum burst length is 2 bytes. This means that the burst
length is only one DMA cycle. Therefore, DREQ and DACK will assert and de-assert at each
DMA cycle.
The FT313H will be asserted DMA EOT interrupt to indicate that the DMA transfer has either
successfully completed or terminated.
4.7 EHCI host controller
The FT313H is a one-port EHCI-compatible host controller which supports all the USB 2.0
compliant Low-speed, Full-speed, and High-speed devices and split/preamble transactions for
the HS/FS hub.
The EHCI host controller supports two categories of the transfer types, the periodic and
asynchronous transfer types. The periodic transfer type includes the isochronous and interrupt
transfers, while the asynchronous transfer type includes the control and bulk transfers.
The EHCI host controller has schedule interface that provides to the separate schedules for
each category of the transfer type. The periodic schedule is based on a time-oriented frame list
that represents a slide window of time of the host controller work items. All the ISO and INT
transfers are serviced via the periodic schedule. The asynchronous schedule is a simple circular
list of the schedule work items that provides a round robin service opportunity for all the
asynchronous transfers.
The EHCI host controller contains the Isochronous Transfer Descriptor (iTD), Queue Head (qH)
and Queue Element Transfer Descriptor (qTD), and Split Transaction Isochronous Transfer
Descriptor (siTD) data structure interface to support the isochronous/interrupt/control/bulk
transfers and split transaction.
The EHCI host controller internal buffer memory is 24KB. START_ADDR_MEM register is
allocated from 0x0000 to 0x5FFF.
4.8 System clock
4.8.1 Phase Locked Loop (PLL) clock multiplier
The internal PLL supports 12MHz, 19.2MHz, or 24MHz input, which can be crystal or a clock
already existing in system. The frequency selection can be done using the FREQSEL1 and
FREQSEL2 pins. Table 4.3 provides clock frequency selection.
Table 4-3 Clock frequency select
FREQSEL1
0
1
0
Copyright © 2012 Future Technology Devices International Limited
FREQSEL2
0
0
1
Clock Frequency
FT313H USB2.0 HS Host Controller Datasheet Version 1.1
19.2MHz
12MHz
24MHz
Document No.: FT_000589
Clearance No.: FTDI# 318
17

Related parts for FT313HQ-R