M24C16-FMN6TP STMicroelectronics, M24C16-FMN6TP Datasheet - Page 19

no-image

M24C16-FMN6TP

Manufacturer Part Number
M24C16-FMN6TP
Description
EEPROM 16 Kbit I2C EEProm 400kHz 1.8V to 5.5V
Manufacturer
STMicroelectronics
Datasheet

Specifications of M24C16-FMN6TP

Rohs
yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24C16-FMN6TP
Manufacturer:
ST
0
Part Number:
M24C16-FMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M24C16-FMN6TP
0
Company:
Part Number:
M24C16-FMN6TP
Quantity:
100
Part Number:
M24C16-FMN6TPTXR
Manufacturer:
ST
0
M24C16-W M24C16-R M24C16-F
5.2.1
5.2.2
5.2.3
6
Random Address Read
A dummy Write is first performed to load the address into this address counter (as shown in
Figure
condition, and repeats the device select code, with the RW bit set to 1. The device
acknowledges this, and outputs the contents of the addressed byte. The bus master must
not acknowledge the byte, and terminates the transfer with a Stop condition.
Current Address Read
For the Current Address Read operation, following a Start condition, the bus master only
sends a device select code with the R/W bit set to 1. The device acknowledges this, and
outputs the byte addressed by the internal address counter. The counter is then
incremented. The bus master terminates the transfer with a Stop condition, as shown in
Figure
Sequential Read
This operation can be used after a Current Address Read or a Random Address Read. The
bus master does acknowledge the data byte output, and sends additional clock pulses so
that the device continues to output the next byte in sequence. To terminate the stream of
bytes, the bus master must not acknowledge the last byte, and must generate a Stop
condition, as shown in
The output data comes from consecutive addresses, with the internal address counter
automatically incremented after each byte output. After the last memory address, the
address counter “rolls-over”, and the device continues to output data from memory address
00h.
Initial delivery state
The device is delivered with all the memory array bits set to 1 (each byte contains FFh).
10) but without sending a Stop condition. Then, the bus master sends another Start
10, without acknowledging the byte.
Figure
10.
DocID023494 Rev 2
Initial delivery state
19/36

Related parts for M24C16-FMN6TP