24LC080-IP MicrochipTechnology, 24LC080-IP Datasheet - Page 10

no-image

24LC080-IP

Manufacturer Part Number
24LC080-IP
Description
8K/16K2.5VSPIOBusSerialEEPROM
Manufacturer
MicrochipTechnology
Datasheet
25LC080/160
4.0
4.1
A low level on this pin selects the device. A high level
deselects the device and forces it into standby mode.
However, a programming cycle which is already in
progress will be completed, regardless of the CS input
signal. If CS is brought high during a program cycle, the
device will go into standby mode as soon as the pro-
gramming cycle is complete. As soon as the device is
deselected, SO goes to the high impedance state,
allowing multiple parts to share the same SPI bus. A
low to high transition on CS after a valid write sequence
initiates an internal write cycle. After power-up, a low
level on CS is required prior to any sequence being ini-
tiated.
4.2
The SI pin is used to transfer data into the device. It
receives instructions, addresses, and data. Data is
latched on the rising edge of the serial clock.
It is possible for the SI pin and the SO pin to be tied
together. With SI and SO tied together, two way com-
munication of data can occur using only one microcon-
troller I/O line.
4.3
The SO pin is used to transfer data out of the 25LC080/
160. During a read cycle, data is shifted out on this pin
after the falling edge of the serial clock.
It is possible for the SI pin and the SO pin to be tied
together. With SI and SO tied together, two way com-
munication of data can occur using only one microcon-
troller I/O line.
4.4
The SCK is used to synchronize the communication
between a master and the 25LC080/160. Instructions,
addresses, or data present on the SI pin are latched on
the rising edge of the clock input, while data on the SO
pin is updated after the falling edge of the clock input.
DS21145D-page 10
PIN DESCRIPTIONS
Chip Select (CS)
Serial Input (SI)
Serial Output (SO)
Serial Clock (SCK)
Preliminary
4.5
This pin is used in conjunction with the WPEN bit in the
status register to prohibit writes to the non-volatile bits
in the status register. When WP is low and WPEN is
high, writing to the non-volatile bits in the status register
is disabled. All other operations function normally.
When WP is high, all functions, including writes to the
non-volatile bits in the status register operate normally.
If the WPEN bit is set WP low during a status register
write sequence will disable writing to the status register.
If an internal write cycle has already begun, WP going
low will have no effect on the write.
The WP pin function is blocked when the WPEN bit in
the status register is low. This allows the user to install
the 25LC080/160 in a system with WP pin grounded
and still be able to write to the status register. The WP
pin functions will be enabled when the WPEN bit is set
high.
4.6
The HOLD pin is used to suspend transmission to the
25LC080/160 while in the middle of a serial sequence
without having to re-transmit the entire sequence over
at a later time. It should be held high any time this func-
tion is not being used. Once the device is selected and
a serial sequence is underway, the HOLD pin may be
pulled low to pause further serial communication with-
out resetting the serial sequence. The HOLD pin must
be brought low while SCK is low, otherwise the HOLD
function will not be invoked until the next SCK high to
low transition. The 25LC080/160 must remain selected
during this sequence. The SI, SCK, and SO pins are in
a high impedance state during the time the part is
paused and transitions on these pins will be ignored. To
resume serial communication, HOLD must be brought
high while the SCK pin is low, otherwise serial commu-
nication will not resume.
Write Protect (WP)
Hold (HOLD)
1996 Microchip Technology Inc.

Related parts for 24LC080-IP