HD9P6409-9 INTERSIL [Intersil Corporation], HD9P6409-9 Datasheet - Page 5

no-image

HD9P6409-9

Manufacturer Part Number
HD9P6409-9
Description
CMOS Manchester Encoder-Decoder
Manufacturer
INTERSIL [Intersil Corporation]
Datasheets

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD9P6409-9
Manufacturer:
INTERSIL
Quantity:
163
Part Number:
HD9P6409-9
Manufacturer:
HARRIS
Quantity:
33
Part Number:
HD9P6409-9
Manufacturer:
H
Quantity:
20 000
Part Number:
HD9P6409-9N
Manufacturer:
HAR
Quantity:
20 000
Part Number:
HD9P6409-9Z96
Manufacturer:
INTERSIL
Quantity:
20 000
Repeater Operation
Manchester Il data can be presented to the repeater in either
of two ways. The inputs Bipolar One In and Bipolar Zero In
will accept data from differential inputs such as a comparator
or sensed transformer coupled bus. The input Unipolar Data
In accepts only noninverted Manchester II coded data. The
decoder requires a single clock with a frequency 16X or 32X
the desired data rate. This clock is selected to 16X with
Speed Select low and 32X with Speed Select high. For long
data links the 32X mode should be used as this permits a
wider timing jitter margin.
The inputs UDl, or BOl, BZl are delayed approximately 1/2
bit period and repeated as outputs BOO and BZO. The 2X
ECLK is transmitted out of the repeater synchronously with
BOO and BZO.
DCLK
SDO
NVM
RST
UDI
COUNT
INPUT
ECLK
SRST
BOO
BZO
RST
UDI
5
COMMAND
SYNC
SYNC PULSE
1
FIGURE 3. REPEATER OPERATION
FIGURE 2. DECODER OPERATION
1
2
0
0
3
HD-6409
HD-6409
1
0
4
1
A low on CTS enables ECLK, BOO, and BZO. In contrast to
the converter mode, a transition on CTS does not initiate a
synchronization sequence of eight 0’s and a command sync.
The repeater mode does recognize a command or data sync
pulse. SD/CDS is an output which reflects the state of the
most recent sync pulse received, with high indicating a
command sync and low indicating a data sync.
When RST is low, the outputs SDO, DCLK, and NVM are
low, and SRST is set low. SRST remains low after RST goes
high and is not reset until a sync pulse and two valid
manchester bits are received with the reset bit low. The reset
bit is the first data bit after the sync pulse. With RST high,
NRZ Data is transmitted out of Serial Data Out
synchronously with the 1X DCLK.
0
5
1
0
6
1
0
7
1
0
July 29, 2005
FN2951.2

Related parts for HD9P6409-9