DM9328N NSC [National Semiconductor], DM9328N Datasheet - Page 3

no-image

DM9328N

Manufacturer Part Number
DM9328N
Description
Dual 8-Bit Shift Register
Manufacturer
NSC [National Semiconductor]
Datasheet
Electrical Characteristics
Over Recommended Operating Free Air Temperature Range (Unless Otherwise Noted) (Continued)
Note 1 All typicals are at V
Note 2 Not more than one output should be shorted at a time
Switching Characteristics
V
Functional Description
The two 8-bit shift registers have a common clock input (pin
9) and separate clock inputs (pins 10 and 7) The clocking
of each register is controlled by the OR function of the sep-
arate and the common clock input Each register is com-
posed of eight clocked RS master slave flip-flops and a
number of gates The clock OR gate drives the eight clock
inputs of the flip-flops in parallel When the two clock inputs
(the separate and the common) to the OR gate are LOW
the slave latches are steady but data can enter the master
latches via the R and S input During the first LOW-to-HIGH
transition of either or both simultaneously of the two clock
inputs the data inputs (R and S) are inhibited so that a later
change in input data will not affect the master then the now
trapped information in the master is transferred to the slave
When the transfer is complete both the master and the
slave are steady as long as either or both clock inputs re-
main HIGH During the HIGH-to-LOW transition of the last
remaining HIGH clock input the transfer path from master
to slave is inhibited first leaving the slave steady in its pres-
ent state The data inputs (R and S) are enabled so that new
data can enter the master Either of the clock inputs can be
used as clock inhibit inputs by applying a logic HIGH signal
Symbol
I
I
OS
CC
CC
e a
Symbol
f
t
t
t
max
PLH
PHL
PHL
5 0V T
Short Circuit
Output Current
Supply Current
A
Parameter
e a
CC
e
25 C (See Section 1 for waveforms and load configurations)
5V T
Maximum Shift Right Frequency
Propagation Delay
CP to Q7 or Q7
Propagation Delay MR to Q7
A
e
25 C
Parameter
V
(Note 2)
V
CC
CC
e
e
Max
Max
Conditions
MIL
COMM
3
Each 8-bit shift register has a 2-input multiplexer in front of
the serial data input The two data inputs D0 and D1 are
controlled by the data select input (S) following the Boolean
expression
Serial data in S
An asynchronous master reset is provided which when acti-
vated by a LOW logic level will clear all 16 stages indepen-
dently of any other input signal
H
L
X
n
e
e
a
e
Min
20
H
H
S
L
L
LOW Voltage Level
8
Immaterial
HIGH Voltage Level
b
b
Min
e
20
20
indicates state after eight clock pulse
C
R
D
INPUTS
L
L
e
e
e
D0
H
X
X
L
Shift Select Table
15 pF
SD0
400
(Note 1)
Typ
a
D1
Max
H
SD1
X
X
L
20
35
50
Q7 (t
OUTPUT
Max
b
b
77
70
70
H
H
L
L
n
a
8
)
Units
MHz
ns
ns
Units
mA
mA

Related parts for DM9328N