EPF6010A ALTERA [Altera Corporation], EPF6010A Datasheet - Page 40

no-image

EPF6010A

Manufacturer Part Number
EPF6010A
Description
Programmable Logic Device Family
Manufacturer
ALTERA [Altera Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF6010A
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF6010ACT100-3
Manufacturer:
ALTERA
0
Part Number:
EPF6010ATC100
Manufacturer:
ALTERA
Quantity:
591
Part Number:
EPF6010ATC100
Manufacturer:
ALTERA
0
Part Number:
EPF6010ATC100-1
Quantity:
429
Part Number:
EPF6010ATC100-1
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF6010ATC100-1
Manufacturer:
ALTERA
0
Part Number:
EPF6010ATC100-1
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF6010ATC100-1N
Manufacturer:
ALTERA
Quantity:
736
Part Number:
EPF6010ATC100-1N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF6010ATC100-2
Manufacturer:
ALTERA
Quantity:
776
Part Number:
EPF6010ATC100-2
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF6010ATC100-3
Manufacturer:
ALTERA
Quantity:
917
Part Number:
EPF6010ATC100-3
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
FLEX 6000 Programmable Logic Device Family Data Sheet
Notes to tables:
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
40
t
t
t
t
t
t
t
t
t
t
t
t
t
REG_TO_REG
CASC_TO_REG
CARRY_TO_REG
DATA_TO_REG
CASC_TO_OUT
CARRY_TO_OUT
DATA_TO_OUT
REG_TO_OUT
SU
H
INSU
INH
OUTCO
Table 23. External Timing Parameters
Table 24. LE Timing Microparameters for EPF6010A & EPF6016A Devices (Part 1 of 2)
Symbol
Parameter
Microparameters are timing delays contributed by individual architectural elements and cannot be measured
explicitly.
Operating conditions:
V
V
V
Operating conditions:
V
V
Operating conditions:
V
These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing
analysis are required to determine actual worst-case performance.
This timing parameter shows the delay of a register-to-register test pattern and is used to determine speed grades.
There are 12 LEs, including source and destination registers. The row and column interconnects between the
registers vary in length.
This timing parameter is shown for reference and is specified by characterization.
This timing parameter is specified by characterization.
CCIO
CCIO
CCIO
CCIO
CCIO
CCIO
= 5.0 V ± 5% for commercial use in 5.0-V FLEX 6000 devices.
= 5.0 V ± 10% for industrial use in 5.0-V FLEX 6000 devices.
= 3.3 V ± 10% for commercial or industrial use in 3.3-V FLEX 6000 devices.
= 3.3 V ± 10% for commercial or industrial use in 5.0-V FLEX 6000 devices.
= 2.5 V ± 0.2 V for commercial or industrial use in 3.3-V FLEX 6000 devices.
= 2.5 V, 3.3 V, or 5.0 V.
Setup time with global clock at LE register
Hold time with global clock at LE register
Clock-to-output delay with global clock with LE register using FastFLEX I/O
pin
Min
0.9
1.4
Tables 24
EPF6016A devices.
-1
Max
1.2
0.9
0.9
1.1
1.3
1.6
1.7
0.4
through
Parameter
28
Min
1.0
1.7
Speed Grade
show the timing information for EPF6010A and
-2
Max
1.3
1.0
1.0
1.2
1.4
1.8
2.0
0.4
Min
1.3
2.1
-3
Max
1.7
1.2
1.2
1.5
1.8
2.3
2.5
0.5
Altera Corporation
(8)
(8)
(8)
Conditions
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for EPF6010A