XCR3256XL-10CS280C XILINX [Xilinx, Inc], XCR3256XL-10CS280C Datasheet

no-image

XCR3256XL-10CS280C

Manufacturer Part Number
XCR3256XL-10CS280C
Description
256 Macrocell CPLD
Manufacturer
XILINX [Xilinx, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCR3256XL-10CS280C
Manufacturer:
XILINX
0
Part Number:
XCR3256XL-10CS280C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
DS013 (v1.9) January 8, 2002
Features
Table 1: Typical I
DS013 (v1.9) January 8, 2002
Preliminary Product Specification
Frequency (MHz)
Lowest power 256 macrocell CPLD
7.5 ns pin-to-pin logic delays
System frequencies up to 140 MHz
256 macrocells with 6,000 usable gates
Available in small footprint packages
-
-
-
-
Optimized for 3.3V systems
-
-
-
-
Advanced system features
-
-
-
-
-
-
-
-
Fast ISP programming times
Port Enable pin for additional I/O
2.7V to 3.6V supply voltage at industrial grade voltage
range
Programmable slew rate control per output
Security bit prevents unauthorized access
Refer to XPLA3 family data sheet (DS012) for
architecture description
Typical I
© 2002 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
144-pin TQFP (120 user I/O pins)
208-pin PQFP (164 user I/O)
256-ball FBGA (164 user I/O)
280-ball CS BGA (164 user I/O)
Ultra low power operation
5V tolerant I/O pins with 3.3V core supply
Advanced 0.35 micron five layer metal EEPROM
process
Fast Zero Power™ (FZP) CMOS design
technology
In-system programming
Input registers
Predictable timing model
Up to 23 clocks available per function block
Excellent pin retention during design changes
Full IEEE Standard 1149.1 boundary-scan (JTAG)
Four global clocks
Eight product term control terms per function block
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
CC
(mA)
CC
vs. Frequency at V
0.02
0
R
0.91
1
CC
= 3.3V, 25 C
8.87
10
0
0
www.xilinx.com
1-800-255-7778
17.7
20
14
XCR3256XL 256 Macrocell CPLD
Preliminary Product Specification
Description
The XCR3256XL is a 3.3V, 256 macrocell CPLD targeted at
power sensitive designs that require leading edge program-
mable logic solutions. A total of 16 function blocks provide
6,000 usable gates. Pin-to-pin propagation delays are
7.5 ns with a maximum system frequency of 140 MHz.
TotalCMOS Design Technique for Fast
Zero Power
Xilinx offers a TotalCMOS CPLD, both in process technol-
ogy and design technique. Xilinx employs a cascade of
CMOS gates to implement its sum of products instead of
the traditional sense amp approach. This CMOS gate imple-
mentation allows Xilinx to offer CPLDs that are both high
performance and low power, breaking the paradigm that to
have low power, you must have low performance. Refer to
Figure 1
XCR3256XL TotalCMOS CPLD (data taken with 16
resetable up/down, 16-bit counters at 3.3V, 25 C).
Figure 1: XCR3256XL Typical I
34.8
40
140
120
100
80
60
40
20
0
and
0
51.5
Table 1
60
20
V
showing the I
40
CC
80
68
= 3.3V, 25 C
60
Frequency (MHz)
84.2
100
80
CC
CC
vs. Frequency of our
vs. Frequency at
100
100.1
120
120 140 160
DS013_01_102401
116.6
140
1

Related parts for XCR3256XL-10CS280C

XCR3256XL-10CS280C Summary of contents

Page 1

... Preliminary Product Specification 0 14 Description The XCR3256XL is a 3.3V, 256 macrocell CPLD targeted at power sensitive designs that require leading edge program- mable logic solutions. A total of 16 function blocks provide 6,000 usable gates. Pin-to-pin propagation delays are 7.5 ns with a maximum system frequency of 140 MHz. ...

Page 2

... XCR3256XL 256 Macrocell CPLD DC Electrical Characteristics Over Recommended Operating Conditions Symbol Parameter (2) V Output High voltage OH V Output Low voltage for 3.3V outputs OL I Input leakage current IL I I/O High-Z leakage current IH I Standby current CCSB (3,4) I Dynamic current CC (5) C Input pin capacitance IN C Clock input capacitance ...

Page 3

... Typical current draw during configuration 3.6V. 6. Output pF. L DS013 (v1.9) January 8, 2002 Preliminary Product Specification -7 Min. Max. - 7.0 (3) - 7.5 - 4.5 2.5 - 4 3 140 - 120 - 120 - 9.0 (6) - 9.0 - 8.0 - 9.0 ) for recommended operating conditions. www.xilinx.com 1-800-255-7778 XCR3256XL 256 Macrocell CPLD (1,2) -10 -12 Min. Max. Min. Max. - 9.0 - 10.8 - 10.0 - 12.0 - 5.8 - 6.9 3.0 - 3.0 - 5.5 - 6.7 - 6 4.0 - 5.0 - 6 ...

Page 4

... XCR3256XL 256 Macrocell CPLD Internal Timing Parameters Symbol Parameter Buffer Delays T Input buffer delay IN T Fast input buffer delay FIN T Global clock buffer delay GCK T Output buffer delay OUT T Output buffer enable/disable delay EN Internal Register and Combinatorial Delays T Latch transparent delay ...

Page 5

... V Figure 3: AC Load Circuit +3.0V 0V Measurements All circuit delays are measured at the +1.5V level of inputs and outputs, unless otherwise specified. DS013_04_042800 PD2 www.xilinx.com 1-800-255-7778 XCR3256XL 256 Macrocell CPLD Values 390 390 Open Closed Closed Open Closed Closed , ...

Page 6

... Table 3: XCR3256XL I/O Pins (Continued) Function Block FT256 CS280 3 164 164 FT256 CS280 3 C16 E18 3 F12 E19 3 D16 F15 3 E14 F17 3 E15 F18 3 - ...

Page 7

... R Table 3: XCR3256XL I/O Pins (Continued) Function Macro- Block cell TQ144 PQ208 ...

Page 8

... Table 3: XCR3256XL I/O Pins (Continued) Function FT256 CS280 Block ...

Page 9

... R Table 3: XCR3256XL I/O Pins (Continued) Function Macro- Block cell TQ144 PQ208 123 122 121 120 119 ...

Page 10

... XCR3256XL 256 Macrocell CPLD Table 4: XCR3256XL Global, JTAG, Port Enable, Power, and No Connect Pins Pin Type TQ144 IN0 / CLK0 128 IN1 / CLK1 127 IN2 / CLK2 126 IN3 / CLK3 125 TCK 89 TDI 4 TDO 104 TMS 20 (1) PORT_EN 13 Vcc 24, 50, 51, 58, 73, 76, 95, 115, 123, 130, 144 ...

Page 11

... Updated pinout tables; corrected note in 12/11/00 1.4 Updated specifications and pinout tables. 01/17/01 1.5 Removed Timing Model. 03/05/01 1.6 Added 256-ball Fine-Pitch Ball Grid Array Package. DS013 (v1.9) January 8, 2002 Preliminary Product Specification XCR3256XL -7 PQ 208 C Package 256-ball Fine-Pitch Ball Grid Array 208 256 Plastic PQFP Plastic FBGA PQ208 FT256 ...

Page 12

... XCR3256XL 256 Macrocell CPLD Date Version 04/11/01 1.7 Added Typical I/V curve, 04/19/01 1.8 Updated Typical I/V curve, 01/08/02 1.9 Moved ICC vs Freq Table, renamed T to match software timing. Added T correct a typo. Updated AC Load Circuit diagram to more closely resemble true test conditions, added note for T 12 Revision Figure 2 ...

Related keywords