m366s1623dt0 Samsung Semiconductor, Inc., m366s1623dt0 Datasheet - Page 2

no-image

m366s1623dt0

Manufacturer Part Number
m366s1623dt0
Description
Pc100 Unbuffered Dimm
Manufacturer
Samsung Semiconductor, Inc.
Datasheet
PIN CONFIGURATION DESCRIPTION
M366S1623DT0
CLK
CS
CKE
A0 ~ A11
BA0 ~ BA1
RAS
CAS
WE
DQM0 ~ 7
DQ0 ~ 63
WP
V
DD
/V
Pin
SS
System clock
Chip select
Clock enable
Address
Bank select address
Row address strobe
Column address strobe
Write enable
Data input/output mask
Data input/output
Write protection
Power supply/ground
Name
Active on the positive going edge to sample all inputs.
Disables or enables device operation by masking or enabling all inputs except
CLK, CKE and DQM.
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior to new command.
Disable input buffers for power down in standby.
CKE should be enabled 1CLK+t
Row/column addresses are multiplexed on the same pins.
Row address : RA0 ~ RA11, Column address : CA0 ~ CA8
Selects bank to be activated during row address latch time.
Selects bank for read/write during column address latch time.
Latches row addresses on the positive going edge of the CLK with RAS low.
Enables row access & precharge.
Latches column addresses on the positive going edge of the CLK with CAS low.
Enables column access.
Enables write operation and row precharge.
Latches data in starting from CAS, WE active.
Makes data output Hi-Z, t
Blocks data input when DQM active. (Byte masking)
Data inputs/outputs are multiplexed on the same pins.
WP pin is connected to V
When WP is "high", EEPROM Programming will be inhibited and the entire memory will
be write-protected.
Power and ground for the input buffers and the core logic.
SHZ
SS
through 47K
after the clock and masks the output.
SS
prior to valid command.
Input Function
PC100 Unbuffered DIMM
Resistor.
Rev. 0.0 Jun. 1999

Related parts for m366s1623dt0