ak5351 AKM Semiconductor, Inc., ak5351 Datasheet - Page 10

no-image

ak5351

Manufacturer Part Number
ak5351
Description
Enhanced Dual Bit 20bit Adc
Manufacturer
AKM Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ak5351VF
Manufacturer:
AKM
Quantity:
20 000
Part Number:
ak5351VF-E2
Manufacturer:
CITIZEN
Quantity:
966
ASAHI KASEI
In slave mode, MCLK(256fs/384fs), LRCK(fs) and SCLK(64fs) are required for AK5351. Use a signal divided
from the MCLK for LRCK. In master mode, only MCLK is needed. A LRCK clock rate meets standard audio
rates (32kHz, 44.1kHz, 48kHz). In slave mode, the MCLK should be synchronized with LRCK but the phase is
free of care.
The AK5351 includes the phase detect circuit for LRCK clock, the AK5351 is reset automatically when the
synchronization is out of phase by changing the clock frequencies. (Please refer to the "Asynchronization -
reset."). When changing sampling frequency(fs) after power-up, AK5351 should be reset.
During the operation (PD="H") following external clocks should never be stopped : CLK in master mode and
MCLK, SCLK and LRCK in slave mode. When the clocks stop there is a possibility that the device comes into
a malfunction because of over currents in the dynamic logic. If the external clocks are not present, the AK5351
should be in the power-down mode. (PD="L")
AK5351 has an internal divider as shown in the above figure. The device can interface either or an external
MCLK(256fs or 384fs) by controlling CMODE pin.
0166-E-00
System clock
Clock Circuit
32.0kHz
44.1kHz
48.0kHz
fs
11.2896MHz
12.2880MHz
8.1920MHz
Table 1 . System Clock
OPERATION OVERVIEW
256fs
Master Clock (MCLK)
- 10 -
12.2880MHz
16.9344MHz
18.4320MHz
384fs
CMODE
H
L
SCLK(64fs)
2.0480MHz
2.8224MHz
3.0720MHz
MCLK
256fs
384fs
[AK5351]
1997/4

Related parts for ak5351