ak5366vr AKM Semiconductor, Inc., ak5366vr Datasheet - Page 16

no-image

ak5366vr

Manufacturer Part Number
ak5366vr
Description
24-bit 48khz Adc With Selector/pga/alc
Manufacturer
AKM Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ak5366vr-L
Manufacturer:
AKM
Quantity:
224
Part Number:
ak5366vr-L
Quantity:
9 503
ASAHI KASEI
T System Clock
MCLK (256fs/384fs/512fs), BICK (48fs ) and LRCK (fs) clocks are required in slave mode. The LRCK clock input must
be synchronized with MCLK, however the phase is not critical. MCLK frequency is automatically detected in slave mode.
Table 1 shows the relationship of typical sampling frequency and the system clock frequency. Setting of CKS 1-0 bit is
ignored.
MCLK (256fs/384fs/512fs) is required in master mode. MCLK frequency is selected by CKS1-0 bits as shown in Table 2.
In master mode, after setting CKS1-0 bits, there is a possibility the frequency and duty of LRCK and BICK outputs
become an abnormal state.
All external clocks (MCLK, BICK and LRCK) must be present unless PDN pin = “L” and PWN bit = “1”. If these clocks
are not provided, the AK5366VR may draw excess current due to its use of internal dynamically refreshed logic. If the
external clocks are not present, place the AK5366VR in power-down mode (PDN pin = “L” or PWN bit = “0”). In master
mode, the master clock (MCLK) must be provided unless PDN pin = “L”.
MS0526-E-00
44.1kHz
32kHz
48kHz
fs
CKS1
Table 2. Master clock frequency select (Master mode)
0
0
1
1
Table 1. System clock example (Slave mode)
11.2896MHz
12.288MHz
8.192MHz
256fs
OPERATION OVERVIEW
CKS0
0
1
0
1
- 16 -
16.9344MHz
12.288MHz
18.432MHz
MCLK
384fs
MCLK
256fs
512fs
384fs
N/A
22.5792MHz
16.384MHz
24.576MHz
Default
512fs
[AK5366VR ]
2006/07

Related parts for ak5366vr