br93lc46-w ROHM Co. Ltd., br93lc46-w Datasheet - Page 7

no-image

br93lc46-w

Manufacturer Part Number
br93lc46-w
Description
6416bits Serial Eeprom
Manufacturer
ROHM Co. Ltd.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
BR93LC46-W
Manufacturer:
ROHM
Quantity:
1 997
Part Number:
BR93LC46-W
Manufacturer:
ROHM
Quantity:
1 000
Part Number:
BR93LC46-W
Manufacturer:
ROHM/罗姆
Quantity:
20 000
Memory ICs
(5) Write enable (Fig.11)
(6) Write (Fig.12)
(STATUS)
After time tCS following the fall of CS, after input of the write command), if CS is set to HIGH, the write execute = BUSY
(LOW) and the command wait status READY (HIGH) are output.
If in the command wait status (STATUS = READY), the next command can be performed within the time t
data is input via SK and DI with CS = HIGH in the t
make sure that DI = LOW when CS = HIGH. (Caution is especially important when common input ports are used.) This
applies to all of the write commands.
These ICs are set to the write disabled state by the internal reset circuit when the power is turned on. Therefore,
before performing a write command, the write enable command must be executed. When this command is
executed, it remains valid until a write disable command is issued or the power supply is cut off. However, read
commands can be used in either the write enable or write disable state.
This command writes the input 16 bits data (D15 to D0) to the specified address (A5 to A0). Actual writing of the data
begins after CS falls (following the 25th clock pulse after the start bit input), and D0 is in the Acquire state.
STATUS is not detected if CS = LOW after the time t
accepted while DO is LOW (BUSY). Therefore, no commands should be input during this period.
CS
SK
DI
DO
High Z
1
1
2
DO
CS
SK
BR93LC46FJ-W / BR93LC46RFJ-W / BR93LC46FV-W
DI
0
1
BR93LC46-W / BR93LC46F-W / BR93LC46RF-W /
4
High Z
A5
1
A4
Fig.12 Write cycle timing (WRITE)
Fig.11 Write enable cycle timing
0
E / W
0
A1
period, erroneous operations may be performed. To avoid this,
E / W
1
. When STATUS is detected (CS = HIGH), no commands are
A0
9
1
D15
10
D14
D1
D0
25
t
CS
t
E / W
BUSY
STATUS
t
SV
READY
E / W
. Thus, if

Related parts for br93lc46-w