w6811irg Winbond Electronics Corp America, w6811irg Datasheet - Page 11

no-image

w6811irg

Manufacturer Part Number
w6811irg
Description
Single-channel Voiceband Codec
Manufacturer
Winbond Electronics Corp America
Datasheet
held HIGH for two consecutive falling edges of the bit-clock at the BCLKT pin. The length of the Frame
Sync pulse can vary from frame to frame, as long as the positive frame sync edge occurs every 125
μsec. During data transmission in the Long Frame Sync mode, the transmit data pin PCMT will
become low impedance when the Frame Sync signal FST is HIGH or when the 8 bit data word is
being transmitted. The transmit data pin PCMT will become high impedance when the Frame Sync
signal FST becomes LOW while the data is transmitted or when half of the LSB is transmitted. The
internal decision logic will determine whether the next frame sync is a long or a short frame sync,
based on the previous frame sync pulse. To avoid bus collisions, the PCMT pin will be HIGH
impedance for two frame sync cycles after every power down state. More detailed timing information
can be found in the interface timing section.
The W6811 operates in the Short Frame Sync Mode when the Frame Sync signal at pin FST is HIGH
for one and only one falling edge of the bit-clock at the BCLKT pin. On the following rising edge of the
bit-clock, the W6811 starts clocking out the data on the PCMT pin, which will also change from high to
low impedance state. The data transmit pin PCMT will go back to the high impedance state halfway
through the LSB. The Short Frame Sync operation of the W6811 is based on an 8-bit data word.
When receiving data on the PCMR pin, the data is clocked in on the first falling edge after the falling
edge that coincides with the Frame Sync signal. The internal decision logic will determine whether the
next frame sync is a long or a short frame sync, based on the previous frame sync pulse. To avoid bus
collisions, the PCMT pin will be high impedance for two frame sync cycles after every power down
state. More detailed timing information can be found in the interface timing section.
The GCI interface mode is selected when the BCLKR pin is connected to V
sync cycles. It can be used as a 2B+D timing interface in an ISDN application. The GCI interface
consists of 4 pins : FSC (FST), DCL (BCLKT), Dout (PCMT) & Din (PCMR). The FSR pin selects
channel B1 or B2 for transmit and receive. Data transitions occur on the positive edges of the data
clock DCL. The Frame Sync positive edge is aligned with the positive edge of the data clock DCLK.
The data rate is running half the speed of the bit-clock. The channels B1 and B2 are transmitted
consecutively. Therefore, channel B1 is transmitted on the first 16 clock cycles of DCL and B2 is
transmitted on the second 16 clock cycles of DCL. For more timing information, see the timing section.
7.4.2. Short Frame Sync
7.4.3. General Circuit Interface (GCI)
- 11 -
Publication Release Date: September, 2005
SSD
for two or more frame
W6811
Revision A12

Related parts for w6811irg