ad1816a Analog Devices, Inc., ad1816a Datasheet - Page 24

no-image

ad1816a

Manufacturer Part Number
ad1816a
Description
Soundport Controller
Manufacturer
Analog Devices, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ad1816aJS
Manufacturer:
AD
Quantity:
5 510
Part Number:
ad1816aJS
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD1816A
[Base+0]
INADR [5:0] (RW) Indirect Address for Sound System (SS). These bits are used to access the Indirect Registers shown in Table VIII.
VBL
CRDY
[Base+1]
SI
GI
RI
DI
VI
TI
CI
PI
[Base+2]
[Base+3]
Indirect SS
Data [15:0]
CRDY
Chip Status/Indirect Address
Interrupt Status
(RO) SoundBlaster generated Interrupt.
(RW) Game Interrupt (Sticky, Write “0” to Clear).
(RW) Ring Interrupt (Sticky, Write “0” to Clear).
(RW) DSP Interrupt (Sticky, Write “0” to Clear).
(RW) Volume Interrupt (Sticky, Write “0” to Clear).
(RW) Timer Interrupt. This bit indicates there is an interrupt pending from the timer count registers. (Sticky,
(RW) Capture Interrupt. This bit indicates that there is an interrupt pending from the capture DMA count register.
(RW) Playback Interrupt. This bit indicates that there is an interrupt pending from the playback DMA count
Indirect SS Data Low Byte
Indirect SS Data High Byte
Indirect Sound System Data. Data in this register is written to the Sound System Indirect Register specified by the
address contained in INDAR [5:0], Sound System Direct Register [Base +0]. Data is written when the Indirect SS
Data High Byte value is loaded.
7
7
(RO) AD1816A Ready. The AD1816A asserts this bit when AD1816A can accept data.
7
PI
7
All registers data must be written in pairs, low byte followed by high byte, by loading the Indirect SS Data
Registers, (Base +2) and (Base +3).
Volume Button Location. When using an EEPROM to configure the PnP state of the AD1816A, this bit determines
whether PQFP Pins 1 and 2 (TQFP Pins 99 and 100) are used for VOL_UP and VOL_DN or I
I
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Write “0” to Clear).
0
1
(Sticky, Write “0” to Clear).
0
1
register. (Sticky, Write “0” to Clear).
0
1
2
S0_LRCLK respectively.
6
6
VBL
No interrupt
SoundBlaster interrupt pending
No interrupt
An interrupt is pending due to Digital Game Port data ready
No interrupt
An interrupt is pending due to a Hardware Ring pin being asserted
No interrupt
An interrupt is pending due to a write to the DIT bit in indirect register [33] bit <13>
No interrupt
An interrupt is pending due to Hardware Volume Button being pressed
No interrupt
Interrupt is pending from the timer count register
No interrupt
Interrupt is pending from the capture DMA count register
No interrupt
Interrupt is pending from the playback DMA count register
CI
6
6
I
VOL_UP and VOL_DN
AD1816A not ready
AD1816A ready
2
S0_DATA and I
5
5
5
TI
Indirect SS Data [15:8]
5
Indirect SS Data [7:0]
4
4
2
VI
4
S0_LRCLK
4
INADR[5:0]
3
3
DI
3
3
–24–
2
2
RI
2
2
1
1
GI
1
1
0
0
0
SI
0
RESET = [0x00]
RESET = [0xXX]
RESET = [0xXX]
RESET = [0x00]
2
S0_DATA and
REV. A

Related parts for ad1816a