ad51-064z-0reel Analog Devices, Inc., ad51-064z-0reel Datasheet - Page 12

no-image

ad51-064z-0reel

Manufacturer Part Number
ad51-064z-0reel
Description
Touch Screen Digitizer
Manufacturer
Analog Devices, Inc.
Datasheet
AD7843
ANALOG INPUT
Figure 19 shows an equivalent circuit of the analog input
structure of the AD7843, which contains a block diagram of the
input multiplexer, the differential input of the ADC, and the
differential reference.
Table 5 shows the multiplexer address corresponding to each
analog input, both for the SER/ DFR bit in the control register
set high and low. The control bits are provided serially to the
device via the DIN pin. For more information on the control
register, see the Control Register section.
When the converter enters hold mode, the voltage difference
between the +IN and −IN inputs (see Figure 19) is captured on
the internal capacitor array. The input current on the analog
inputs depends on the conversion rate of the device. During the
sample period, the source must charge the internal sampling
capacitor (typically 37 pF). Once the capacitor is fully charged,
there is no further input current. The rate of charge transfer
from the analog source to the converter is a function of
conversion rate.
Table 5. Analog Input, Reference, and Touch Screen Control
A2
0
0
1
1
0
1
1
1
2
All remaining configurations are invalid addresses.
Internal node − not directly accessible by the user.
1
A1
0
1
0
1
0
0
1
1
A0
1
0
1
0
1
1
0
1
SER/DFR
1
1
1
1
0
0
0
IN3
IN4
X+
Y+
ON-CHIP SWITCHES
Analog Input
X+
IN3
Y+
IN4
X+
Y+
Figure 19. Equivalent Analog Input Circuit
V
4-TO-1
MUX
CC
X+
X–
Y+
Y–
Outputs Identity Code, 1000 0000 0000
Rev. B | Page 12 of 20
IN+
IN+
X Switches
OFF
OFF
OFF
ON
OFF
ON
X+ Y+
X– Y– GND
IN– REF–
ADC CORE
3-TO-1
3-TO-1
MUX
MUX
Acquisition Time
The track-and-hold amplifier enters tracking mode on the
falling edge of the fifth DCLK after the START bit us detected
(see Figure 24). The time required for the track-and-hold
amplifier to acquire an input signal depends on how quickly the
37 pF input capacitance is charged. With zero source impedance
on the analog input, three DCLK cycles are always sufficient to
acquire the signal to the 12-bit level. With a source impedance
R
calculated using the formula:
where R
and 37 pF is the input RC value. Depending on the frequency of
DCLK used, three DCLK cycles may or may not be sufficient to
acquire the analog input signal with various source impedance
values.
REF+
IN
REF
EXT
on the analog input, the actual acquisition time required is
t
ACQ
IN
is the source impedance of the input signal and 100 Ω
=
DATA OUT
8
4 .
×
(
Y Switches
OFF
OFF
ON
R
ON
OFF
OFF
IN
+
100
)
×
37
pF
+REF
V
V
Y+
V
V
X+
REF
REF
REF
REF
2
–REF
GND
GND
GND
GND
Y−
X−
2

Related parts for ad51-064z-0reel