IDT72831L10PF IDT, Integrated Device Technology Inc, IDT72831L10PF Datasheet - Page 12

no-image

IDT72831L10PF

Manufacturer Part Number
IDT72831L10PF
Description
IC FIFO SYNC DUAL 2048X9 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
7200r
Datasheet

Specifications of IDT72831L10PF

Function
Synchronous
Memory Size
18.4K (2K x 9)
Data Rate
100MHz
Access Time
10ns
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
72831L10PF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72831L10PF
Manufacturer:
IDT
Quantity:
1
Part Number:
IDT72831L10PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72831L10PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72831L10PFG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72831L10PFG8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
NOTES:
1. m = PAF offset.
2. (256-m) words for the IDT72801; (512-m) words the IDT72811; (1,024-m) words for the IDT72821; (2,048-m) words for the IDT72831; (4,096-m) words for the IDT72841; or (8,192-m)
3. t
4. If a write is performed on this rising edge of the write clock, there will be Full - (m-1) words in FIFO A (B) when PAFA (PAFB) goes LOW.
NOTES:
1. n = PAE offset.
2. t
3. If a read is performed on this rising edge of the read clock, there will be Empty + (n-1) words in FIFO A (B) when PAEA (PAEB) goes LOW.
IDT72801/728211/72821/72831/72841/72851 DUAL CMOS SyncFIFO
DUAL 256 x 9, DUAL 512 x 9, DUAL 1K x 9, DUAL 2K x 9, DUAL 4K x 9, DUAL 8K x 9
WCLKA (WCLKB)
WENA2 (WENB2)
(RENB1, RENB2)
WENA2 (WENB2)
(RENB1, RENB2)
RCLKA (RCLKB)
RCLKA (RCLKB)
words for the IDT72851.
rising edge of RCLKA (RCLKB) and the rising edge of WCLKA (WCLKB) is less than t
RENA1, RENA2
rising edge of WCLKA (WCLKB) and the rising edge of RCLKA (RCLKB) is less than t
SKEW2
SKEW2
RENA1, RENA2
(If Applicable)
(If Applicable)
is the minimum time between a rising RCLKA (RCLKB) edge and a rising WCLKA (WCLKB) edge for PAFA (PAFB) to change during that clock cycle. If the time between the
is the minimum time between a rising WCLKA (WCLKB) edge and a rising RCLKA (RCLKB) edge for PAEA (PAEB) to change during that clock cycle. If the time between the
(WENB1)
(WCLKB)
(WENB1)
WENA1
WCLKA
WENA1
PAEA,
(PAFB)
PAEB
PAFA
n words in FIFO
t
CLKH
t
CLKH
t
SKEW2
t
t
ENS
ENS
t
t
ENS
t
Full - (m+1) words in FIFO
CLKL
ENS
t
CLKL
(1)
Figure 11. Programmable Empty Flag Timing
(2)
Figure 10. Programmable Full Flag Timing
t
t
ENH
ENH
t
t
ENH
ENH
t
PAE
TM
SKEW2
SKEW2
12
(1)
(4)
, then PAFA (PAFB) may not change state until the next WCLKA (WCLKB) rising edge.
, then PAEA (PAEB) may not change state until the next RCLKA (RCLKB) rising edge.
t
PAF
t
ENS
n+1 words in FIFO
t
Full - m words in FIFO
ENS
t
ENH
COMMERCIAL AND INDUSTRIAL
t
SKEW2
t
ENH
(3)
(2)
TEMPERATURE RANGES
(3)
JANUARY 13, 2009
t
PAF
t
PAE
3034 drw 12
3034 drw 11

Related parts for IDT72831L10PF