SC28L91 Philips Semiconductors, SC28L91 Datasheet - Page 8

no-image

SC28L91

Manufacturer Part Number
SC28L91
Description
3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART)
Manufacturer
Philips Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC28L91A1A
Manufacturer:
AD
Quantity:
1 885
Part Number:
SC28L91A1A,512
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SC28L91A1A,518
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SC28L91A1A,529
Manufacturer:
Epson
Quantity:
563
Part Number:
SC28L91A1A,529
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SC28L91A1B
Manufacturer:
NXP
Quantity:
188
Part Number:
SC28L91A1B
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
SC28L91A1B,528
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SC28L91A1B,528
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
SC28L91A1B,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SC28L91A1B551
Manufacturer:
NXP Semiconductors
Quantity:
135
Part Number:
SC28L91A1B557
Manufacturer:
NXP Semiconductors
Quantity:
135
Philips Semiconductors
PIN CONFIGURATION FOR 80XXX BUS INTERFACE (INTEL )
2000 Sep 22
Symbol
I/M
D0–D7
CEN
WRN
RDN
A0–A3
RESET
INTRN
X1/CLK
X2
RxD
TxD
OP0
OP1
OP2
OP3
OP4
OP5
OP6
OP7
IP0
IP1
IP2
IP3
IP4
IP5
IP6
V
GND
CC
3.3V–5.0V Universal Asynchronous
Receiver/Transmitter (UART)
Pin
type
I
I/O
I
I
I
I
I
O
I
O
I
O
O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
Pwr
Pwr
Name and function
Bus Configuration: When high or not connected configures the bus interface to the Conditions shown in this table.
Data Bus: Bi-directional 3-State data bus used to transfer commands, data and status between the UART and the
CPU. D0 is the least significant bit.
Chip Enable: Active-Low input signal. When Low, data transfers between the CPU and the UART are enabled on
D0–D7 as controlled by the WRN, RDN and A0–A3 inputs. When High, places the D0–D7 lines in the 3-State condi-
tion.
Write Strobe: When Low and CEN is also Low, the contents of the data bus is loaded into the addressed register. The
transfer occurs on the rising edge of the signal.
Read Strobe: When Low and CEN is also Low, causes the contents of the addressed register to be presented on the
data bus. The read cycle begins on the falling edge of RDN.
Address Inputs: Select the UART internal registers and ports for read/write operations.
Reset: A High level clears internal registers (SR, IMR, ISR, OPR, OPCR), puts OP0–OP7 in the High state, stops the
counter/timer, and puts the Channel in the inactive state, with the TxD outputs in the mark (High) state. Sets MR point-
er to MR1. See Figure 4
Interrupt Request: Active-Low, open-drain, output which signals the CPU that one or more of the eight maskable in-
terrupting conditions are true. This pin requires a pull-up device.
Crystal 1: Crystal or external clock input. A crystal or clock of the specified limits must be supplied at all times. When a
crystal is used, a capacitor must be connected from this pin to ground (see Figure 11).
Crystal 2: Connection for other side of the crystal. When a crystal is used, a capacitor must be connected from this pin
to ground (see Figure 11). If X1/CLK is driven from an external source, this pin must be left open.
Receiver Serial Data Input: The least significant bit is received first. “Mark” is High; “space” is Low.
Transmitter Serial Data Output: The least significant bit is transmitted first. This output is held in the “mark” condition
when the transmitter is disabled, idle or operating in local loop back mode. “Mark” is High; “space” is Low.
Output 0: General-purpose output or request to send (RTSN, active-Low). Can be deactivated automatically on re-
ceive or transmit.
Output 1: General-purpose output.
Output 2: General-purpose output, or transmitter 1X or 16X clock output, or receiver 1X clock output.
Output 3: General-purpose output.
Output 4: General-purpose output or open-drain, active-Low, Rx interrupt ISR[1] output. DMA Control
Output 5: General-purpose output
Output 6: General-purpose output or open-drain, active-Low, Tx interrupt ISR[0] output. DMA Control
Output 7: General-purpose output.
Input 0: General-purpose input or clear to send active-Low input (CTSN). Has Change of State Dector.
Input 1: General-purpose input. Has Change of State Dector.
Input 2: General-purpose input or counter/timer external clock input. Has Change of State Dector.
Input 3: General-purpose input or transmitter external clock input (TxC). When the external clock is used by the trans-
mitter, the transmitted data is clocked on the falling edge of the clock. Has Change of State Dector.
Input 4: General-purpose input or receiver external clock input (RxC). When the external clock is used by the receiver,
the received data is sampled on the rising edge of the clock.
Input 5: General-purpose input
Input 6: General-purpose input
Power Supply: +3.3 or +5V supply input 10%
Ground
8
Product specification
SC28L91

Related parts for SC28L91