SAM9263 Atmel Corporation, SAM9263 Datasheet - Page 186

no-image

SAM9263

Manufacturer Part Number
SAM9263
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9263

Flash (kbytes)
0 Kbytes
Pin Count
324
Max. Operating Frequency
240 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
160
Ext Interrupts
160
Usb Transceiver
3
Usb Speed
Full Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
1
Uart
4
Can
1
Ssc
2
Ethernet
1
Sd / Emmc
2
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
Yes
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
96
Self Program Memory
NO
External Bus Interface
2
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Fpu
No
Mpu / Mmu
No / Yes
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
AC and DC Parameters
7.11
7-14
Coprocessor timing
Figure 7-10 shows the ARM7TDMI processor coprocessor timing. The timing
parameters used in Figure 7-10 are listed in Table 7-10.
In Figure 7-10, usually nMREQ and SEQ become valid T
MCLK. In this cycle the core has been busy-waiting for a coprocessor to complete the
instruction. If CPA and CPB change during phase 1, the timing of nMREQ and SEQ
depends on T
2, and so the timing of nMREQ and SEQ is always T
nMREQ
MCLK
nCPI
SEQ
CPA
CPB
Note
Copyright © 1994-2001. All rights reserved.
cpms
. Most systems can generate CPA and CPB during the previous phase
Symbol
T
T
T
T
T
cph
cpi
cpih
cpms
cps
Phase 1
T
cpi
Parameter
CPA,CPB hold time from MCLKr
MCLKf to nCPI valid
nCPI hold time from MCLKf
CPA, CPB to nMREQ, SEQ
CPA, CPB setup to MCLKr
T
cpms
T
cps
Table 7-10 Coprocessor timing parameters
T
cph
Phase 2
Figure 7-10 Coprocessor timing
msd
.
T
msd
cpih
after the falling edge of
Parameter type
Minimum
Maximum
Minimum
Maximum
Minimum
ARM DDI 0029G

Related parts for SAM9263