CY28312BOC-2 Cypress Semiconductor Corporation., CY28312BOC-2 Datasheet

no-image

CY28312BOC-2

Manufacturer Part Number
CY28312BOC-2
Description
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY28312BOC-2
Manufacturer:
CY
Quantity:
4 305
Cypress Semiconductor Corporation
Document #: 38-07596 Rev. **
Features
Note:
1. Internal 100K pull-up resistors present on inputs marked with *. Design should not rely solely on internal pull-up resistor to set I/O pins HIGH.
• Single-chip FTG solution for VIA™ K7 Series chipsets
• Programmable clock output frequency with less than
• Integrated fail-safe Watchdog timer for system
• Automatically switch to HW-selected or
• Capable of generating system RESET after a Watchdog
• Support SMBus byte read/write and block read/write
• Vendor ID and Revision ID support
• Programmable drive strength for PCI output clocks
• Programmable output skew between CPU, AGP and PCI
• Maximized electromagnetic interference (EMI)
Block Diagram
1-MHz increment
recovery
SW-programmed clock frequency when Watchdog
timer time-out
timer time-out occurs or a change in output frequency
via SMBus interface
operations to simplify system BIOS development
suppression using Cypress’s Spread Spectrum
technology
AGP_STOP#
REF_STOP#
CPU_STOP#
PCI_STOP#
SDATA
SCLK
(FS0:4)
X1
X2
PD#
PLL 1
PLL REF FREQ
PLL2
SMBus
Logic
XTAL
OSC
SEL24_48#*
Divider,
Control
/2
Delay,
Phase
Logic
and
2
5
3
VDD_AGP
VDD_PCI
CPUT0,CPUC0
VDD_48MHz
VDD_CPU
REF1/FS1*
REF2
REF0/FS0*
CPUT_CS,CPUC_CS
PCI0/SEL24_48#*
PCI1:8
PCI9_E
RST#
AGP0:2
48MHz/FS3*
24_48MHz/FS4*
VDD_REF
3901 North First Street
FTG for VIA™ K7 Series Chipset with
Programmable Output Frequency
Key Specifications
CPU outputs cycle-to-cycle jitter: ............................... 250 ps
48-MHz, 3V66, PCI outputs
cycle-to-cycle jitter: ..................................................... 250 ps
CPU 3V66 output skew:.............................................. 200 ps
48-MHz output skew: .................................................. 250 ps
PCI output skew:......................................................... 500 ps
• Low jitter and tightly controlled clock skew
• Two pairs of differential CPU clocks
• Eleven copies of PCI clocks
• Three copies of 66-MHz outputs
• Two copies of 48-MHz outputs
• Three copies of 14.31818-MHz reference clocks
• One RESET output for system recovery
• Power management control support
Pin Configuration
*SEL24_48#/PCI0
*FS3/24_48MHz
GND_48MHz
VDD_48MHz
*FS2/48MHz
*FS4/PCI_F
GND_REF
VDD_REF
GND_PCI
GND_PCI
VDD_PCI
VDD_PCI
San Jose
PCI9_E
RST#
PCI1
PCI2
PCI3
PCI4
PCI5
PCI6
PCI7
PCI8
X1
X2
,
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
CA 95134
[1]
Revised December 1, 2003
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
CY28312B-2
REF0/FS0*
REF1/FS1*
REF2
REF_STOP#*
AGP_STOP#*
GND_CPU
CPUT0
CPUC0
VDD_CPU
CPUT_CS
CPUC_CS
GND_CPU
CPU_STOP#*
PCI_STOP#*
PD#*
VDD_CORE
GND_CORE
SDATA
SCLK
GND_AGP
AGP2
AGP1
AGP0
VDD_AGP
408-943-2600
[+] Feedback

Related parts for CY28312BOC-2

CY28312BOC-2 Summary of contents

Page 1

Features • Single-chip FTG solution for VIA™ K7 Series chipsets • Programmable clock output frequency with less than 1-MHz increment • Integrated fail-safe Watchdog timer for system recovery • Automatically switch to HW-selected or SW-programmed clock frequency when Watchdog timer ...

Page 2

Pin Definitions Pin Name Pin No. REF0/FS0 48 REF1/FS1 47 REF2 PCI_F/FS4 9 PCI_0/SEL24_48# 10 PCI1:8 11, 13, 14, 16, 17, 18, 20, 21 PCI9_E 22 AGP0:2 26, 27, 28 48MHz/FS2 6 24_48MHz/FS3 7 RST# ...

Page 3

Pin Definitions (continued) Pin Name Pin No. SDATA 31 SCLK 30 VDD_CPU 40 VDDQ_AGP 25 VDDQ_PCI 15, 23 VDDQ_48MHz 5 VDD_REF 1 VDD_Core 33 GND_REF 29, 32, 37, GND_48MHz, 43 GND_PCI, GND_AGP, GND_Core, GND_CPU Serial Data Interface The ...

Page 4

Table 1. Block Read and Block Write Protocol (continued) Block Write Protocol Bit Description ... Data Byte N/Slave Acknowledge... ... Data Byte N – 8 bits ... Acknowledge from slave ... Stop Table 2. Word Read and Word Write Protocol ...

Page 5

Table 3. Byte Read and Byte Write Protocol (continued) Byte Write Protocol Bit Description CY28312B-2 Serial Configuration Map The serial bits will be read by the clock driver in the following order: Byte 0–Bits ...

Page 6

Byte 2: Control Register 2 (continued) Bit Pin# Bit 2 13 Bit 1 11 Bit 0 10 Byte 3: Control Register Bit Pin# Bit 7 9 Bit 6 22 Bit 5 – Bit 4 21 Bit 3 46 Bit 2 ...

Page 7

Byte 6: Reserved Register (continued) Bit Name Default Bit 3 Reserved Bit 2 Reserved Bit 1 Reserved Bit 0 Reserved Byte 7: Reserved Register Bit Name Default Bit 7 Reserved Bit 6 Reserved Bit 5 Reserved Bit 4 Reserved Bit ...

Page 8

Byte 10: Skew Control Register Bit Name Bit 7 CPU_Skew2 Bit 6 CPU_Skew1 Bit 5 CPU_Skew0 Bit 4 Reserved Bit 3 PCI_Skew1 Bit 2 PCI_Skew0 Bit 1 AGP_Skew1 Bit 0 AGP_Skew0 Byte 11: Recovery Frequency N–Value Register Bit Name Default ...

Page 9

Byte 13: Programmable Frequency Select N–Value Register Bit Name Default Bit 7 CPU_FSEL_N7 Bit 6 CPU_FSEL_N6 Bit 5 CPU_FSEL_N5 Bit 4 CPU_FSEL_N4 Bit 3 CPU_FSEL_N3 Bit 2 CPU_FSEL_N2 Bit 1 CPU_FSEL_N1 Bit 0 CPU_FSEL_N0 Byte 14: Programmable Frequency Select N–Value ...

Page 10

Byte 17: Reserved Register Bit Pin# Bit 7 – Bit 6 – Bit 5 – Bit 4 – Bit 3 – Bit 2 – Bit 1 – Table 4. Additional Frequency Selections through Serial Data Interface Data Bytes Input Conditions ...

Page 11

Programmable Output Frequency, Watchdog Timer and Recovery Output Frequency Functional Description The Programmable Output Frequency feature allows users to generate any CPU output frequency from the range of 50 MHz to 248 MHz. Cypress offers the most dynamic and the ...

Page 12

Table 5. Register Summary (continued) Name WD_TIMER[4:0] These bits store the time-out value of the Watchdog timer. The scale of the timer is determine by the prescaler. The timer can support a value of 150 ms to 4.8 sec when ...

Page 13

Absolute Maximum Conditions Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other condi- tions above those specified in the ...

Page 14

DC Electrical Characteristics T A Parameter Description C Output Pin Capacitance OUT L Input Pin Inductance IN AC Electrical Characteristics T = 0°C to +70° 3.3V±5 DDQ3 XTL AC clock parameters are tested and guaranteed over ...

Page 15

AGP Clock Outputs (Lump Capacitance Test Load = 30 pF) (continued) Parameter Description t Output Skew SK f Frequency Stabilization ST from Power-up (cold start Output Impedance o REF Clock Outputs (Lump Capacitance Test Load = 20 pF) ...

Page 16

R8 CPUCLK_T 47 Clock Chip CPUDriver R9 CPUCLK_C 47 Figure 1. K7 Open Drain Clock Driver Test Circuit Ordering Information Ordering Code CY28312B-2 48-pin SSOP CY28312B-2T 48-pin SSOP–Tape and Reel Package Drawing and Dimension 48-Lead Shrunk Small Outline Package O48 ...

Page 17

Document History Page Document Title: CY28312B-2 FTG for VIA™ K7 Series Chipset with Programmable Output Frequency Document Number: 38-07596 REV. ECN NO. Issue Date ** 130574 12/04/03 Document #: 38-07596 Rev. ** Orig. of Change Description of Change RGL New ...

Related keywords