SC28L91A1B,551 NXP Semiconductors, SC28L91A1B,551 Datasheet - Page 23

IC UART SINGLE W/FIFO 44-PQFP

SC28L91A1B,551

Manufacturer Part Number
SC28L91A1B,551
Description
IC UART SINGLE W/FIFO 44-PQFP
Manufacturer
NXP Semiconductors
Series
IMPACTr
Type
Single Channel UARTr
Datasheet

Specifications of SC28L91A1B,551

Number Of Channels
1, UART
Package / Case
44-MQFP, 44-PQFP
Features
False-start Bit Detection
Fifo's
16 Byte
Voltage - Supply
3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
0.2304 MBd
Supply Voltage (max)
5.5 V
Supply Voltage (min)
3 V
Supply Current
25 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V or 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-1187
935267419551
SC28L91A1B-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC28L91A1B,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
In block error mode, block error conditions must be cleared by using the error reset command (command 4x) or a receiver reset.
command 0x10. After reading or writing MR1, the pointer will point to
Philips Semiconductors
MR1 – Mode Register 1
NOTE:
MR1 is accessed when the MR pointer points to MR1. The pointer is
set to MR1 by RESET or by a ‘set pointer’ command applied via CR
MR2 and will not move from MR2 on subsequent MR reads or
writes.
MR1[7]— Receiver Request–to–Send Control (Flow Control)
This bit controls the deactivation of the RTSN output (OP0) by the
receiver. This output is normally asserted by setting OPR[0] and
negated by resetting OPR[0]. Proper automatic operation of flow
control requires OPR[0] to be set to logical 1.
MR1[7] = 1 causes RTSN to be negated (OP0 is driven to a ‘1’
[V
beginning of the reception of the ninth byte. If the FIFO is not read
before the start of the tenth or 17th byte, an overrun condition will
occur and the tenth or 17th or 17th byte will be lost. However, the bit
in OPR[0] is not reset and RTSN will be asserted again when an
empty FIFO position is available. This feature can be used for flow
control to prevent overrun in the receiver by using the RTSN output
signal to control the CTSN input of the transmitting device.
MR1[6]—Rx Interrupt Bit 1
Bit 1 of the receiver interrupt control. See description under MR0[6].
MR1[5]— Error Mode Select
This bit selects the operating mode of the three FIFOed status bits
(FE, PE, and received break) for. In the ‘character’ mode, status is
2004 Oct 21
Addr
MR1
0x00
CC
3.3 V or 5.0 V Universal Asynchronous
Receiver/Transmitter (UART)
]) upon receipt of a valid start bit if the FIFO is full. This is the
BIT 7
Rx CONTROLS
RTS
0 = No
1 = Yes
BIT 6
RxINT
BIT 1
0 = RxRDY
1 = FFULL
BIT 5
ERROR
MODE
0 = Char
1 = Block
BIT 4
PARITY MODE
00 = With Parity
01 = Force Parity
10 = No Parity
11 = Multi-drop Mode
23
provided on a character-by-character basis; the status applies only
to the character at the top of the FIFO. In the ‘block’ mode, the
status provided in the SR for these bits is the accumulation
(logical-OR) of the status for all characters coming to the top of the
FIFO since the last ‘reset error’ command was issued.
MR1[4:3|— Parity Mode Select
If ‘with parity’ or ‘force parity’ is selected a parity bit is added to the
transmitted character and the receiver performs a parity check on
incoming data MR1[4:3] = 11 selects operation in the special
multi–drop mode described in the Operation section.
MR1[2]— Parity Type Select
This bit selects the parity type (odd or even) if the ‘with parity’ mode
is programmed by MR1[4:3], and the polarity of the forced parity bit
if the ‘force parity’ mode is programmed. It has no effect if the ‘no
parity’ mode is programmed. In the special multi-drop mode it
selects the polarity of the A/D bit.
MR1[1:0]— Bits Per Character Select
This field selects the number of data bits per character to be
transmitted and received. The character length does not include the
start, parity, and stop bits.
BIT 3
BIT 2
PARITY TYPE
0 = Even
1 = Odd
BIT 1
BITS PER
CHARACTER
00 = 5
01 = 6
10 = 7
11 = 8
SC28L91
Product data sheet
BIT 0

Related parts for SC28L91A1B,551