STA2065N STMicroelectronics, STA2065N Datasheet - Page 7

no-image

STA2065N

Manufacturer Part Number
STA2065N
Description
IC APPL PROCESSOR 472TFBGA
Manufacturer
STMicroelectronics
Series
-r
Datasheet

Specifications of STA2065N

Applications
GPS
Core Processor
ARM11
Program Memory Type
-
Controller Series
Cartesio™
Ram Size
8K x 32
Interface
AC97, CAN, I²C, MSP, MMC/SD, SPDIF, SSP, UART, USB
Number Of I /o
160
Voltage - Supply
1.8 V ~ 3.3 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
*
Package / Case
*
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-11637

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA2065N
Manufacturer:
STM
Quantity:
1 512
Part Number:
STA2065N
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STA2065N
Manufacturer:
ST
Quantity:
20 000
Part Number:
STA2065N2
Manufacturer:
ST
0
STA2065
2.4.2
2.4.4
2.5
2.5.1
SD/MMC
STA2065 features three SD/SDIO/MMC interfaces up to 52 MHz / 8-bit. The main clock
available to the peripherals is:
The peripheral is compliant to the following standards:
2.4.3
The SDRAM controller has been designed to support up to 1Gbit over each of the two chip
selects (or up to 2 Gbit over a single chip select) of:
The memory data bus will be 16 or 32-bit wide for LP DDR-SDRAM memories (under
software control). This same configuration is also supported for DDR2 type of memories,
with two 16-bit devices per chip select.
Smartcard interface
STA2065 features a smartcard interface compliant to the standard ISO7816-3.
STA2065 supports 3.0V or 1.8V type of Cards.
Audio/video functions
C3
It is composed of CD-ROM Decoder Block, responsible for performing sector descrambling
and 3
Form1, and Data Filter block supporting frame data filtering and different block layout
organization possibilities. The C3 block can take its input data directly from SPDIF or from
the memory space, and delivers back its output data to memory, supporting DMA requests.
PLL2CLK/13 (when PLL2CLK is 624 MHz and SRC_MMC52 = 0, 48 MHz will be
generated)
PLL2CLK/12 (when PLL2CLK is 624 MHz and SRC_MMC = 1, 52 MHz will be
generated)
PLL2CLK/9 (when PLL2CLK is 432 MHz, 48 MHz will be generated)
MMC 4.4
SD 2.0/Part 1 - Physical Layer
SD 2.0/Part E1 - SDIO Specification
LP DDR-SDRAM
DDR2
rd
level of error correction embedded in the sector specific to CD-ROM mode1 and XA
DDR-SDRAM controller
Doc ID16050 Rev 3
System description
7/20

Related parts for STA2065N