SST25VF040-20-4C-QA Microchip Technology, SST25VF040-20-4C-QA Datasheet - Page 14

Flash 512K X 8 14 us

SST25VF040-20-4C-QA

Manufacturer Part Number
SST25VF040-20-4C-QA
Description
Flash 512K X 8 14 us
Manufacturer
Microchip Technology
Datasheet

Specifications of SST25VF040-20-4C-QA

Memory Type
NAND
Memory Size
2 Mbit
Architecture
Sectored
Interface Type
SPI
Access Time
20 ns
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Maximum Operating Current
10 mA
Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
WSON-8
Organization
32 KB
Lead Free Status / Rohs Status
No
EOL Product Data Sheet
Write-Status-Register (WRSR)
The Write-Status-Register instruction works in conjunction
with the Enable-Write-Status-Register (EWSR) instruction
to write new values to the BP1, BP0, and BPL bits of the
status register. The Write-Status-Register instruction must
be executed immediately after the execution of the Enable-
Write-Status-Register instruction (very next instruction bus
cycle). This two-step instruction sequence of the EWSR
instruction followed by the WRSR instruction works like
SDP (software data protection) command structure which
prevents any accidental alteration of the status register val-
ues. The Write-Status-Register instruction will be ignored
when WP# is low and BPL bit is set to “1”. When the WP#
is low, the BPL bit can only be set from “0” to “1” to lock-
down the status register, but cannot be reset from “1” to “0”.
©2006 Silicon Storage Technology, Inc.
FIGURE 14: Enable-Write-Status-Register (EWSR) and Write-Status-Register (WRSR) Sequence
SCK
CE#
SO
SI
MODE 3
MODE 0
0 1 2 3 4 5 6 7
MSB
50
HIGH IMPEDANCE
MODE 3
MODE 0
14
MSB
When WP# is high, the lock-down function of the BPL bit is
disabled and the BPL, BP0, and BP1 bits in the status reg-
ister can all be changed. As long as BPL bit is set to 0 or
WP# pin is driven high (V
tion of the CE# pin at the end of the WRSR instruction, the
BP0, BP1, and BPL bit in the status register can all be
altered by the WRSR instruction. In this case, a single
WRSR instruction can set the BPL bit to “1” to lock down
the status register as well as altering the BP0 and BP1 bit
at the same time. See Table 3 for a summary description of
WP# and BPL functions. CE# must be driven low before
the command sequence of the WRSR instruction is
entered and driven high before the WRSR instruction is
executed. See Figure 14 for EWSR and WRSR instruction
sequences.
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
01
2 Mbit / 4 Mbit SPI Serial Flash
MSB
7 6 5 4 3 2 1 0
REGISTER IN
STATUS
IH
) prior to the low-to-high transi-
SST25VF040
S71231(04)-00-000
1231 F13.1
10/06

Related parts for SST25VF040-20-4C-QA