CY7C4211-15AI Cypress Semiconductor Corp, CY7C4211-15AI Datasheet - Page 2

CY7C4211-15AI

Manufacturer Part Number
CY7C4211-15AI
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C4211-15AI

Configuration
Dual
Density
4Kb
Access Time (max)
10ns
Word Size
9b
Organization
512x9
Sync/async
Synchronous
Expandable
Yes
Bus Direction
Uni-Directional
Package Type
TQFP
Clock Freq (max)
66.7MHz
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Supply Current
40mA
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
32
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C4211-15AI
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document #: 38-06016 Rev. *C
Selection Guide
Pin Definitions
Maximum Frequency
Maximum Access Time
Minimum Cycle Time
Minimum Data or Enable Set-up
Minimum Data or Enable Hold
Maximum Flag Delay
Active Power Supply Current
Density
D
Q
WEN1
WEN2/LD Dual
Mode Pin
REN1, REN2
WCLK
RCLK
EF
FF
PAE
PAF
RS
OE
0–8
0–8
Pin
CY7C4421
Data Inputs
Data Outputs
Write Enable 1
Write Enable 2
Load
Read Enable
Inputs
Write Clock
Read Clock
Empty Flag
Full Flag
Programmable
Almost Empty
Programmable
Almost Full
Reset
Output Enable
64 × 9
Name
CY7C4201
256 × 9
Commercial
Industrial
I/O
O Data Outputs for 9-bit Bus
O When EF is LOW, the FIFO is empty. EF is synchronized to RCLK.
O When FF is LOW, the FIFO is full. FF is synchronized to WCLK.
O When PAE is LOW, the FIFO is almost empty based on the almost empty offset value
O When PAF is LOW, the FIFO is almost full based on the almost full offset value
I
I
I
I
I
I
I
I
I
Data Inputs for 9-bit Bus
The only Write enable to have programmable flags when device is configured. Data is
written on a LOW-to-HIGH transition of WCLK when WEN1 is asserted and FF is HIGH.
If the FIFO is configured to have two Write enables, data is written on a LOW-to-HIGH
transition of WCLK when WEN1 is LOW and WEN2/LD and FF are HIGH.
If HIGH at reset, this pin operates as a second Write enable. If LOW at reset, this pin
operates as a control to Write or Read the programmable flag offsets. WEN1 must be
LOW and WEN2 must be HIGH to write data into the FIFO. Data will not be written into
the FIFO if the FF is LOW. If the FIFO is configured to have programmable flags,
WEN2/LD is held LOW to write or read the programmable flag offsets.
Enables Device for Read Operation
The rising edge clocks data into the FIFO when WEN1 is LOW, WEN2/LD is HIGH, and
the FIFO is not Full. When LD is asserted, WCLK writes data into the programmable
flag-offset register.
The rising edge clocks data out of the FIFO when REN1 and REN2 are LOW and the
FIFO is not Empty. When WEN2/LD is LOW, RCLK reads data out of the programmable
flag-offset register.
programmed into the FIFO.
programmed into the FIFO.
Resets device to empty condition. A reset is required before an initial Read or Write
operation after power-up.
When OE is LOW, the FIFO’s data outputs drive the bus to which they are connected.
If OE is HIGH, the FIFO’s outputs are in High-Z (high-impedance) state.
CY7C4211
512 × 9
100
-10
0.5
10
35
40
8
3
8
CY7C4221
1K × 9
Description
66.7
-15
10
15
10
35
40
4
1
CY7C4231
CY7C4421/4201/4211/4221
2K × 9
CY7C4231/4241/4251
CY7C4241
-25
40
15
25
15
35
40
6
1
4K × 9
CY7C4251
Page 2 of 19
ICC1
8K × 9
Unit
MHz
ns
ns
ns
ns
ns
[+] Feedback

Related parts for CY7C4211-15AI